Part Number Hot Search : 
PMWD16UN 220CA KC847B D6433 T3A100 F1505 2SB850 TFS986A
Product Description
Full Text Search
 

To Download XRT75R1207 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  exar corporation 48720 kato road, fremont ca, 94538 ? (510) 668-7000 ? fax (510) 668-7017 ? www.exar.com xrt75r12 twelve channel e3/ds3/sts-1 line interface unit with jitter june 2007 rev. 1.0.3 general description the xrt75r12 is a twelve channel fully integrated line interface unit (liu) featuring exar?s r 3 technology (reconfigurable, relayless redundancy) for e3/ds3/sts-1 applications. the liu incorporates 12 independent receivers, transmitters and jitter attenuators in a single 420 lead tbga package. each channel of the xrt75r12 can be independently configured to operate in e3 (34.368 mhz), ds3 (44.736 mhz) or sts-1 (51.84 mhz). each transmitter can be turned off and tri-stated for redundancy support or for conserving power. the xrt75r12?s differential receiver provides high noise interference margin and is able to receive data over 1000 feet of cable or with up to 12 db of cable attenuation. the xrt75r12 incorporates an advanced crystal- less jitter attenuator per channel that can be selected either in the transmit or receive path. the jitter attenuator performance meets the etsi tbr-24 and bellcore gr-499 specifications. the xrt75r12 provides a parallel microprocessor interface for programming and control. the xrt75r12 supports analog, remote and digital loop-backs. the device al so has a built-in pseudo random binary sequence (prbs) generator and detector with the ability to insert and detect single bit error for diagnostic purposes. applications ? e3/ds3 access equipment ? dslams ? digital cross connect systems ? csu/dsu equipment ? routers ? fiber optic terminals f igure 1. b lock d iagram of the xrt 75r12 ordering information p art n umber p ackage o perating t emperature r ange xrt75r12ib 420 lead tbga -40 c to +85 c xrt75r12 xrt75r12 channel 11 channel 0 channel n... device monitor mtip_n mring_n dmo_n timing control tx pulse shaping hdb3/ b3zs encoder tx control jitter attenuator mux line driver remote loopback hdb3/ b3zs decoder mux agc/ equalizer peak detector los detector slicer jitter attenuator processor interface local loopback clock & data recovery clock synthesizer rd wr addr[7:0] cs int d[7:0] txon txclk_n txpos_n txneg_n rxclk_n rxpos_n rxneg/lcv_n rlos_n rlol_n rtip_n rring_n ttip_n tring_n clkout_n sfm_en e3clk ds3clk sts-clk/12m ict pmode rdy pclk reset
xrt75r12 2 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 features receiver ? r 3 technology (reconfigurable, relayless redundancy) ? on chip clock and data re covery circuit for high input jitter tolerance ? meets e3/ds3/sts-1 jitter tolerance requirement ? detects and clears los as per g.775 ? receiver monitor mode handles up to 20 db flat loss with 6 db cable attenuation ? on chip b3zs/hdb3 encoder and decoder that can be either enabled or disabled ? on-chip clock synthesizer provides the appropriate rate clock from a si ngle 12.288 mhz clock ? provides low jitter output clock transmitter ? r 3 technology (reconfigurable, relayless redundancy) ? compliant with bellcore gr-499, gr-253 and ansi t1.102 specification for transmit pulse ? tri-state transmit output capability for redundancy applications ? each transmitter can be independently turned on or off ? transmitters provide voltage output drive jitter attenuator ? on chip advanced crystal- less jitter attenuator for each channel ? jitter attenuator can be selected in receive, transmit path, or disabled ? meets etsi tbr 24 jitter transfer requirements ? compliant with jit ter transfer temp late outlined in itu g.751, g.752, g.755 and gr-499-core,1995 standards ? 16 or 32 bits selectable fifo size control and diagnostics ? parallel microprocessor interface for control and configuration ? supports optional internal transmit driver monitoring ? each channel supports analog, remote and digital loop-backs ? single 3.3 v 5% power supply ? 5 v tolerant digital inputs ? available in 420 pin tbga thermally enhanced package ? - 40c to 85c industrial temperature range transmit interface characteristics ? accepts either single-rail or dual-rail data from terminal equipment and generates a bipolar signal to the line ? integrated pulse shaping circuit ? built-in b3zs/hdb3 encoder (which can be disabled) ? accepts transmit clock with duty cycle of 30%- 70% ? generates pulses that comply with the itu-t g.703 pulse template for e3 applications ? generates pulses that comply with the dsx-3 pulse template, as specifie d in bellcore gr-499 -core and ansi t1.102_1993 ? generates pulses that comply with the stsx-1 pulse template, as spec ified in bellcore gr-253- core ? transmitter can be turned off in order to support redundancy designs receive interface characteristics ? integrated adaptive receive equalization (optional) for optimal clock and data recovery ? declares and clears the los defect per itu-t g.775 requirements for e3 and ds3 applications ? meets jitter tolerance requirements, as specified in itu-t g.823_1993 for e3 applications ? meets jitter tolerance requirements, as specified in bellcore gr-499-cor e for ds3 applications ? declares loss of lock (lol) alarm ? built-in b3zs/hdb3 decoder (which can be disabled) ? recovered data can be muted while the los condition is declared ? outputs either single-rail or dual-rail data to the terminal equipment
xrt75r12 i rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator table of contents general description............................................................................................................ .. 1 a pplications ............................................................................................................................... ................................ 1 f igure 1. b lock d iagram of the xrt 75r12 ..................................................................................................................... ............... 1 ordering information ........................................................................................................... ......... 1 f eatures ............................................................................................................................... ...................................... 2 t ransmit i nterface c haracteristics ....................................................................................................................... 2 r eceive i nterface c haracteristics ......................................................................................................................... 2 t able of c ontents .............. ................ ................ ................. ................ ................. ............ i pin descriptions (by function) ........................................................................................... 3 s ystem -s ide t ransmit i nput and t ransmit c ontrol p ins ....................................................................................... 3 s ystem -s ide r eceive o utput and r eceive c ontrol p ins ....................................................................................... 6 r eceive l ine s ide p ins ............................................................................................................................... ................ 8 c lock i nterface ............................................................................................................................... .......................... 9 g eneral c ontrol p ins ............................................................................................................................... ............. 10 p ower s upply p ins ............................................................................................................................... ................... 12 g round p ins ............................................................................................................................... .............................. 13 t able 1: p in l ist by p in n umber ............................................................................................................................... ........................ 14 functional description .... .......................................... ........................................... ............. 18 1.0 r3 technology (reconfigurable, re layless redundancy) ....... ............. ............. ...... 18 1.1 network architecture ...... .............. .............. .............. .............. .............. .............. .......... ..................... 18 f igure 2. n etwork r edundancy a rchitecture .............................................................................................................................. 1 8 2.0 clock synthesizer ....................................................................................................... ................ 19 f igure 3. s implified b lock d iagram of the i nput c lock c ircuitry d riving the m icroprocessor ............................................ 19 t able 2: r eference c lock p erformance s pecifications .............................................................................................................. 19 2.1 clock distribution ...................................................................................................... ........................... 20 f igure 4. c lock d istribution c ongifured in e3 m ode w ithout u sing sfm ................................................................................ 20 3.0 the receiver section .................................................................................................... .............. 21 f igure 5. r eceive p ath b lock d iagram ............................................................................................................................... ........... 21 3.1 receive line interface .................................................................................................. ........................ 21 f igure 6. r eceive l ine i nterface c onnection ............................................................................................................................... .. 21 3.2 adaptive gain control (agc) ............ .............. .............. .............. .............. .............. ........... ................. 21 3.3 receive equalizer ....................................................................................................... ............................ 21 f igure 7. acg/e qualizer b lock d iagram ............................................................................................................................... ........ 22 3.3.1 recommendations for equalizer settings ................................................................................. ............. 22 3.4 clock and data recovery ................................................................................................. .................. 22 3.4.1 data/clock recovery mode ............................................................................................... ............................. 22 3.4.2 training mode.......................................................................................................... .............................................. 22 3.5 los (loss of signal) detector ........................................................................................... ................ 22 3.5.1 ds3/sts-1 los condition ................................................................................................ ..................................... 22 t able 3: t he alos (a nalog los) d eclaration and c learance t hresholds for a given setting of reqen (ds3 and sts-1 a p - plications ).............................................................................................................................. ............................................ 23 3.5.2 disabling alos/dlos detection .......................................................................................... ........................... 23 3.5.3 e3 los condition:...................................................................................................... ............................................ 23 f igure 8. l oss o f s ignal d efinition for e3 as per itu-t g.775 .................................................................................................. 23 f igure 9. l oss of s ignal d efinition for e3 as per itu-t g.775................................................................................................... 24 3.5.4 interference tolerance................................................................................................. ................................. 24 f igure 10. i nterference m argin t est s et up for ds3/sts-1 ...................................................................................................... 24 f igure 11. i nterference m argin t est s et up for e3. ................................................................................................................... 24 t able 4: i nterference m argin t est r esults ............................................................................................................................... .. 25 3.5.5 muting the recovered data with los condition:.......................................................................... ......... 25 f igure 12. r eceiver d ata output and code violation timing ........................................................................................................ 25 3.6 b3zs/hdb3 decoder ....................................................................................................... ........................... 26 4.0 the transmitter section ................................................................................................. .......... 27 f igure 13. t ransmit p ath b lock d iagram ............................................................................................................................... ....... 27 4.1 transmit digital input interface ........................................................................................ ............. 27 f igure 14. t ypical interface between terminal equipment and the xrt75r12 ( dual - rail data ) .............................................. 27 f igure 15. t ransmitter t erminal i nput t iming ............................................................................................................................... 28 f igure 16. s ingle -r ail or nrz d ata f ormat (e ncoder and d ecoder are e nabled ) .................................................................. 28 4.2 transmit clock .......................................................................................................... .............................. 29
xrt75r12 ii twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 4.3 b3zs/hdb3 encoder ....................................................................................................... ........................... 29 4.3.1 b3zs encoding .......................................................................................................... ............................................. 29 f igure 18. b3zs e ncoding f ormat ............................................................................................................................... .................. 29 4.3.2 hdb3 encoding.......................................................................................................... ............................................. 29 f igure 17. d ual -r ail d ata f ormat ( encoder and decoder are disabled ).................................................................................... 29 f igure 19. hdb3 e ncoding f ormat ............................................................................................................................... .................. 30 4.4 transmit pulse shaper ................................................................................................... ...................... 30 f igure 20. t ransmit p ulse s hape t est c ircuit .............................................................................................................................. 3 0 4.4.1 guidelines for using transmit build out circuit ........................................................................ .......... 30 4.5 e3 line side parameters . .............. .............. .............. .............. .............. .............. ............ ....................... 31 f igure 21. p ulse m ask for e3 (34.368 mbits / s ) interface as per itu - t g.703 ............................................................................. 31 t able 5: e3 t ransmitter line side output and receiver line side input specifications .............................................................. 32 f igure 22. b ellcore gr-253 core t ransmit o utput p ulse t emplate for sonet sts-1 a pplications ................................. 33 t able 6: sts-1 p ulse m ask e quations ............................................................................................................................... ............ 33 t able 7: sts-1 t ransmitter l ine s ide o utput and r eceiver l ine s ide i nput s pecifications (gr-253)..................................... 34 f igure 23. t ransmit o uput p ulse t emplate for ds3 as per b ellcore gr-499 ......................................................................... 34 t able 8: ds3 p ulse m ask e quations ............................................................................................................................... ................ 35 t able 9: ds3 t ransmitter l ine s ide o utput and r eceiver l ine s ide i nput s pecifications (gr-499) ........................................ 35 4.6 transmit drive monitor .................................................................................................. ...................... 36 f igure 24. t ransmit d river m onitor set - up ............................................................................................................................... .... 36 4.7 transmitter section on/off .............................................................................................. ................. 36 5.0 jitter .................................................................................................................. ................................37 5.1 jitter tolerance ........................................................................................................ ............................. 37 f igure 25. j itter t olerance m easurements ............................................................................................................................... ... 37 5.1.1 ds3/sts-1 jitter tolerance requirements ................................................................................ ................ 37 f igure 26. i nput j itter t olerance f or ds3/sts-1 ..................................................................................................................... .38 5.1.2 e3 jitter tolerance requirements ....................................................................................... ....................... 38 f igure 27. i nput j itter t olerance for e3............................................................................................................................ ......... 38 t able 10: j itter a mplitude versus m odulation f requency (j itter t olerance ) ......................................................................... 39 5.2 jitter transfer ......................................................................................................... ............................... 39 t able 11: j itter t ransfer s pecification /r eferences ................................................................................................................... 39 5.3 jitter attenuator ......... .............. .............. .............. .............. .............. .............. .......... ............................ 39 t able 12: j itter t ransfer p ass m asks ............................................................................................................................... ............ 40 f igure 28. j itter t ransfer r equirements and j itter a ttenuator p erformance ...................................................................... 40 5.3.1 jitter generation...................................................................................................... .......................................... 40 6.0 diagnostic features ..................................................................................................... ..............41 6.1 prbs generator and detector ............................................................................................. ............ 41 f igure 29. prbs mode ................................................................................................................ ................................................... 41 6.2 loopbacks .. .............. .............. .............. .............. .............. .............. .............. ........... ................................... 42 6.2.1 analog loopback........................................................................................................ ........................................ 42 f igure 30. a nalog l oopback ............................................................................................................................... ............................ 42 6.2.2 digital loopback ....................................................................................................... .......................................... 43 f igure 31. d igital l oopback ............................................................................................................................... ............................. 43 6.2.3 remote loopback ........................................................................................................ ........................................ 43 f igure 32. r emote l oopback ............................................................................................................................... ............................ 43 6.3 transmit all ones (taos) ................................................................................................ ...................... 44 f igure 33. t ransmit a ll o nes (taos) ........................................................................................................................ .................... 44 7.0 microprocessor interface block .......... ................. ................ ................ ................ .............45 t able 13: s electing the m icroprocessor i nterface m ode .......................................................................................................... 45 f igure 34. s implified b lock d iagram of the m icroprocessor i nterface b lock ........................................................................ 45 7.1 the microprocessor in terface block signals ..... .............. .............. ........... ........... ........... ....... 45 t able 14: xrt75r12 m icroprocessor i nterface s ignals ............................................................................................................ 45 7.2 asynchronous and synchronous description ........ .............. .............. .............. ............... ......... 46 f igure 35. a synchronous p i nterface s ignals d uring p rogrammed i/o r ead and w rite o perations .................................. 47 t able 15: a synchronous t iming s pecifications ............................................................................................................................. 47 f igure 36. s ynchronous p i nterface s ignals d uring p rogrammed i/o r ead and w rite o perations .................................... 48 t able 16: s ynchronous t iming s pecifications ............................................................................................................................... 48 7.3 register map ............................................................................................................ ................................. 48 t able 17: c ommand r egister a ddress m ap , within the xrt75r12.............................................................................................. 48 the global/chip-level registers ... .............. .............. .............. .............. .............. ............ ........... ................ 57 t able 18: l ist and a ddress l ocations of g lobal r egisters ........................................................................................................ 57 register description - global registers ........................................................................................ ....... 58 t able 19: aps/r edundancy t ransmit c ontrol r egister - cr0 (a ddress l ocation = 0 x 00) ..................................................... 58 t able 20: aps/r edundancy r ecieve c ontrol r egister - cr8 (a ddress l ocation = 0 x 08) ....................................................... 58
xrt75r12 iii rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 21: aps/r edundancy t ransmit c ontrol r egister - cr128 (a ddress l ocation = 0 x 80) ................................................. 59 t able 22: aps/r edundancy r ecieve c ontrol r egister - cr136 (a ddress l ocation = 0 x 88) ................................................... 59 t able 23: c hannel l evel i nterrupt e nable r egister - cr96 (a ddress l ocation = 0 x 60) ......................................................... 60 t able 24: c hannel l evel i nterrupt s tatus r egister - cr97 (a ddress l ocation = 0 x 61) ......................................................... 61 t able 25: c hannel l evel i nterrupt e nable r egister - cr224 (a ddress l ocation = 0 x e0)....................................................... 62 t able 26: c hannel l evel i nterrupt s tatus r egister - cr225 (a ddress l ocation = 0 x e1)....................................................... 63 t able 27: d evice /p art n umber r egister - cr110 (a ddress l ocation = 0 x 6e) ........................................................................... 63 t able 28: c hip r evision n umber r egister - cr111 (a ddress l ocation = 0 x 6f) ......................................................................... 64 the per-channel registers...................................................................................................... ..................... 65 register description - per channel registers ................................................................................... .65 t able 29: xrt75r12 r egister map showing i nterrupt e nable r egisters (ier_ n )................................................................... 65 t able 30: s ource l evel i nterrupt e nable r egister - c hannel n a ddress l ocation = 0 xm 1 .................................................... 66 t able 31: xrt75r12 r egister map showing i nterrupt s tatus r egisters (isr_ n )................................................................. 67 t able 32: s ource l evel i nterrupt s tatus r egister - c hannel n a ddress l ocation = 0 xm 2 .................................................... 68 t able 33: xrt75r12 r egister map showing a larm s tatus r egisters (as_ n ) ......................................................................... 69 t able 34: a larm s tatus r egister - c hannel n a ddress l ocation = 0 xm 3................................................................................... 69 t able 35: xrt75r12 r egister map showing t ransmit c ontrol r egisters (tc_ n )................................................................... 73 t able 36: t ransmit c ontrol r egister - c hannel n a ddress l ocation = 0 xm 4 ........................................................................... 73 t able 37: xrt75r12 r egister map showing r eceive c ontrol r egisters (rc_ n ) .................................................................... 75 t able 38: r eceive c ontrol r egister - c hannel n a ddress l ocation = 0 xm 5 ............................................................................. 75 t able 39: xrt75r12 r egister map showing c hannel c ontrol r egisters (cc_ n ) ................................................................... 77 t able 40: c hannel c ontrol r egister - c hannel n a ddress l ocation = 0 xm 6 ............................................................................ 77 t able 41: xrt75r12 r egister map showing j itter a ttenuator c ontrol r egisters (ja_ n ) ................................................... 80 t able 42: j itter a ttenuator c ontrol r egister - c hannel n a ddress l ocation = 0 xm 7 ........................................................... 80 t able 43: xrt75r12 r egister map showing e rror c ounter msb yte r egisters (em_ n )........................................................ 81 t able 44: e rror c ounter msb yte r egister - c hannel n a ddress l ocation = 0 xm a................................................................. 81 t able 45: xrt75r12 r egister map showing e rror c ounter lsb yte r egisters (el_ n ).......................................................... 82 t able 46: e rror c ounter lsb yte r egister - c hannel n a ddress l ocation = 0 xm b.................................................................. 82 t able 47: xrt75r12 r egister map showing e rror c ounter h olding r egisters (eh_ n ) ........................................................ 83 t able 48: e rror c ounter h olding r egister - c hannel n a ddress l ocation = 0 xm c ................................................................ 83 8.0 electrical characteristics .............................................................................................. ..... 84 t able 49: a bsolute m aximum r atings ............................................................................................................................... .............. 84 t able 50: dc e lectrical c haracteristics :.............................................................................................................................. ....... 84 ordering information ........................................................................................................... ....... 86 f igure 37. p ackage d imensions ............................................................................................................................... ........................ 86 r evisions ............................................................................................................................... ................................... 87
xrt75r12 3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 pin descriptions ( by function ) system-side transmit input and transmit control pins p in # s ignal n ame t ype d escription p4 txon i transmit on/off input upon power up, the transmitters are power ed on. turning the transmitters on or off is selected through the microprocessor interface by programming the appropriate channel register if this pin is pulled "high". if the txon pin is pulled "low", all 12 transmitters are powered off. n ote : txon is ideal for redundancy applications. see the r 3 technology section of this datasheet for more details. internally pulled "high". f22 aa22 h22 y23 g26 aa25 g1 aa2 h5 y4 f5 aa5 txclk0 txclk1 txclk2 txclk3 txclk4 txclk5 txclk6 txclk7 txclk8 txclk9 txclk10 txclk11 i transmit clock input these input pins have three functions: ? they function as the timing source for the transmit section of the corresponding channel within the xrt75r12. ? they are used by the transmit sect ion of the liu ic to sample the corresponding txpos_n and txneg_n input pins. ? they are used to clock the prbs generator n ote : the user is expected to supply a 44.736mhz 20ppm clock signal (for ds3 applications), 34.368mhz 20 ppm clock signal (for e3 applications) or a 51.84mhz 4.6ppm clock signal (for sts-1, stratum 3e or better applications). e23 ab24 j22 aa23 g25 aa26 g2 aa1 j5 aa4 e4 ab3 txpos0 txpos1 txpos2 txpos3 txpos4 txpos5 txpos6 txpos7 txpos8 txpos9 txpos10 txpos11 i transmit positive data input the function of these digitial input pins depends upon whether the corre - sponding channel has been configured to operate in the single-rail or dual-rail mode. single rail mode - transmit data input operating in the single-rail mode; all transmit input data will be serially applied to this input pin. this signal will be latched into the transmit sec - tion circuitry on the active edge of the txclk_n signal. the transmit section of the liu ic will then encode this data into either the b3zs line code (for ds3 and sts-1 applications) or the hdb3 line code (for e3 applications). dual rail mode - transmit positive data input in the dual-rail mode, the user should apply a pulse to this input pin when a positive-polarity pulse is to be transmitted onto the line. this signal will be latched into the transmit section circuitry upon the active edge of the txclk_n signal,. the transmit section of the liu ic will not encode this data into either the b3zs or hdb3 line codes. if the user configures the liu ic to operate in the dual-rail mode, b3zs/hdb3 encoding must have already been done prior to this input.
xrt75r12 4 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator c25 ab25 h23 w23 h24 y26 h3 y1 h4 w4 c2 ab2 txneg0 txneg1 txneg2 txneg3 txneg4 txneg5 txneg6 txneg7 txneg8 txneg9 txneg10 txneg11 i transmit negative data input when a channel has been configured to operate in the dual-rail mode, the user should apply a pulse to this input pin anytime the transmit section of the liu ic to generate a negative-pola rity pulse onto the line. this signal will be latched into the transmit section circuitry upon the active edge of the txclk_n signal. n ote : in the single-rail mode, this input pin has no function, and should be tied to gnd. b24 ae24 c20 ad20 c16 ad16 c11 ad11 c7 ad7 c3 ad3 ttip0 ttip1 ttip2 ttip3 ttip4 ttip5 ttip6 ttip7 ttip8 ttip9 ttip10 ttip11 o transmit ttip output - positive polarity signal these output pins along with the corresponding tring_n output pins, function as the transmit ds3/e3/sts-1 line output signal drivers for a given channel of the xrt75r12. connect this signal and the corresponding tring_n output signal to a 1:1 transformer. whenever the transmit section of t he channel generates and transmits a positive-polarity pulse onto the line, th is output pin will be pulsed to a high ervoltage than its corresponding tring_n output pins. conversely, whenever the transmit section of the channel generates and transmit a negative-polarity pulse onto the line, this output pin will be pulsed to a lower voltage than its corresponding tring_n output pin. n ote : this output pin will be tri-stated wh enever the txon input pin or bit- field is set to "0". c24 ad24 b20 ae20 b16 ae16 b11 ae11 b7 ae7 b3 ae3 tring0 tring1 tring2 tring3 tring4 tring5 tring6 tring7 tring8 tring9 tring10 tring11 o transmit ring output - negative polarity signal these output pins along with the corre sponding ttip_n output pins, func - tion as the transmit ds3/e3/sts-1 line output signal drivers for a given channel, within the xrt75r12. connect this signal and the corresponding ttip_n output signal to a 1:1 transformer. whenever the transmit section of t he channel generates and transmits a positive-polarity pulse onto the line, this output pin will be pulsed to a lower voltage than its corresponding ttip_n output pin. conversely, whenever the transmit section of the channel generates and transmit a negative-polarity pulse onto the line, this output pin will be pulsed to a higher voltage than its corresponding ttip_n output pin. n ote : this output pin will be tri-stated wh enever the txon input pin or bit- field is set to "0". system-side transmit input and transmit control pins p in #s ignal n ame t ype d escription
xrt75r12 5 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 c23 ad23 d19 ac19 d15 ac15 e11 ab11 e8 ab8 c4 ad4 mtip0 mtip1 mtip2 mtip3 mtip4 mtip5 mtip6 mtip7 mtip8 mtip9 mtip10 mtip11 i monitor tip input - positive polarity signal these input pins along with mring_n function as the tr ansmit drive moni - tor output (dmo) in put monitoring pins. (1) to monitor the transmit out - put line signal and (2) to perform this monitoring externally, then this pin must be connected to the corresponding ttip_n output pin via a 270 ? series resistor. similarly, the mring_n input pin must also be connected to its corresponding tring_n output pin via a 270 ? series resistor. the mtip_n and mring_n input pins will continuously monitor the trans - mit output line signal via the ttip_n and tring_n output pins for bipolar activity. if these pins do not detect any bipolar activity for 128 bit periods, then the transmit drive monitor circuit will drive the corresponding dmo_n output pin "high" in order to denote a possible fault condition in the trans - mit output line signal path. n ote : these input pins are inactive if the user chooses to internally monitor the transmit output line signal. d23 ac23 e19 ab19 e16 ab16 d10 ac10 d8 ac8 d4 ac4 mring0 mring1 mring2 mring3 mring4 mring5 mring6 mring7 mring8 mring9 mring10 mring11 i monitor ring input these input pins along with mtip_n func tion as the transmit drive monitor output (dmo) input monitoring pins. (1) to monitor the transmit output line signal and (2) to perform this monitoring externally, then this input pin must be connected to the corresponding tring_n output pin via a 270 ? series resistor. similarly, the mtip_n input pin must be connected to its corresponding ttip_n output pin via a 270 ? series resistor. the mtip_n and mring_n input pins will continuously monitor the trans - mit output line signal via the ttip_n and tring_n output pins for bipolar activity. if these pins do not detect any bipolar activity for 128 bit periods, then the transmit drive monitor circuit will drive the corresponding dmo_n output pin "high" to indicate a possible fault condition in the transmit out - put line signal path. n ote : these input pins are inactive if the user chooses to internally monitor the transmit output line signal. n3 n4 n5 n1 m1 l2 m2 m3 m4 m5 k2 j1 dmo0 dmo1 dmo2 dmo3 dmo4 dmo5 dmo6 dmo7 dmo8 dmo9 dmo10 dmo11 o drive monitor output these output signals are used to indicate a fault condition within the trans - mit output signal path. this output pin will toggle "high" anytime the transmit drive monitor cir - cuitry either, via the corresponding mtip and mring input pins or inter - nally, detects no bipolar pulses via the transmit output line signal (e.g., via the ttip_m and tring_m output pins) for 128 bit-periods. this output pin will be driven "low" anytime the transmit drive monitor cir - cuitry has detected at least one bipolar pulse via the transmit output line signal within the last 128 bit periods. system-side transmit input and transmit control pins p in #s ignal n ame t ype d escription
xrt75r12 6 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator system-side receive output and receive control pins p in # s ignal n ame t ype d escription d25 ad25 g23 aa24 j24 u24 j3 u3 g4 aa3 d2 ad2 rlos0 rlos1 rlos2 rlos3 rlos4 rlos5 rlos6 rlos7 rlos8 rlos9 rlos10 rlos11 o receive loss of signal output indicator this output pin indicates loss of signal (los) defect condition for the corre - sponding channel. "low" - indicates that the corresponding channel is not currently declaring the los defect condition. "high" - indicates that the corresponding channel is currently declaring the los defect condition. g22 ab26 k22 u22 l24 w25 l3 w2 k5 u5 g5 ab1 rlol0 rlol1 rlol2 rlol3 rlol4 rlol5 rlol6 rlol7 rlol8 rlol9 rlol10 rlol11 o receive loss of lock output indicator this output pin indicates loss of lock (lol) condition for the corresponding channel. "low" - indicates that the correspondi ng channel is not declaring the lol condition. "high" - indicates that the corresponding channel is currently declaring the lol condition. n ote : the receive section of a given ch annel will declare the lol condition anytime the frequency of the reco vered clock (rclk) signal differs from that of the reference clock pr ogrammed for that channel by 0.5% or more. e25 ad26 g24 y24 l22 t22 l5 t5 g3 y3 e2 ad1 rxpos0 rxpos1 rxpos2 rxpos3 rxpos4 rxpos5 rxpos6 rxpos7 rxpos8 rxpos9 rxpos10 rxpos11 o receive positive data output the function of these output pins depends upon whether the channel has been configured to operate in the si ngle-rail or dual-rail mode. dual-rail mode - receive po sitive polarity data output if the channel has been configured to o perate in the dual-rail mode, then all positive-polarity data will be output via this pin. the negative-polarity data will be output via the corresponding rxneg_n pin. in other words, the receive section of the corresponding channel will pulse this output pin "high" for one period of rclk_n anytime it receives a positive-polarity pulse via the rtip/ rring input pins. the data output via this pin is update d upon the active edge of rxclk_n output clock signal. single-rail mode - receive data output in the single-rail mode, all receive (or recovered) data will be output via this pin. the data output via this pin is update d upon the active edge of rxclk_n output clock signal.
xrt75r12 7 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 f23 ac26 f24 u23 l23 t24 l4 t3 f3 u4 f4 ac1 rxneg/lcv0 rxneg/lcv1 rxneg/lcv2 rxneg/lcv3 rxneg/lcv4 rxneg/lcv5 rxneg/lcv6 rxneg/lcv7 rxneg/lcv8 rxneg/lcv9 rxneg/lcv10 rxneg/lcv11 o receive negative data output/line code violation the function of these pins depends on wh ether the xrt75r12 is configured in single rail or dual rail mode. dual-rail mode - receive ne gative polarity data output in the dual-rail mode, all negative-polarity data will be output via this pin. the positive-polarity data will be output via th e corresponding rxpo s_n output pin. in other words, the receive section of the corresponding channel will pulse this output pin "high" for one period of rxclk_n anytime it receives a negative- polarity pulse via the rt ip/rring input pins. the data output via this pin is upda ted upon the active edge of the rclk_n output clock signal. single-rail mode - line code violation indicator output in the single-rail mode, this output pin will function as the line code violation indicator output. in this configuration, the receive sect ion of the channel will pulse this output pin "high" for at least one rclk period wh enever it detects either an lcv (line code violation) or an exz (excessive zero event). the data that is output via this pin is updated upon the active edge of the rclk_n output clock signal. e24 ac25 j23 v23 k24 t23 k3 t4 j4 v4 e3 ac2 rxclk0 rxclk1 rxclk2 rxclk3 rxclk4 rxclk5 rxclk6 rxclk7 rxclk8 rxclk9 rxclk10 rxclk11 o receive clock output this output pin functions as the receive or recovered clock signal. all receive (or recovered) data will output via the rxpos_n and rxneg_n outputs upon the active edge of this clock signal. additionally, if the device/channel has been configured to operate in the single- rail mode, then the rneg_n/lcv_n output pins will also be updated upon the active edge of this clock signal. system-side receive output and receive control pins p in #s ignal n ame t ype d escription
xrt75r12 8 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator receive line side pins p in # s ignal n ame t ype d escription b22 ae22 b18 ae18 a14 af14 d13 ac13 b9 ae9 b5 ae5 rtip0 rtip1 rtip2 rtip3 rtip4 rtip5 rtip6 rtip7 rtip8 rtip9 rtip10 rtip11 i receive tip input these input pins along with the corresponding rring_n input pin function as the receive ds3/e3/sts-1 line input signal for a given channel of the xrt75r12. cconnect this signal and the corresponding rring_n input signal to a 1:1 transformer. whenever the rtip/rring input pins ar e receiving a positive-polarity pulse within the incoming ds3, e3 or sts-1 line signal, this input pin will be pulsed to a higher voltage than its corresponding rring_n input pin. conversely, whenever the rtip/rring input pins are receiving a negative- polarity pulse within the incoming ds3, e3 or sts-1 line signal, this input pin will be pulsed to a lower voltage than its corresponding rring_n input pin. c22 ad22 c18 ad18 b14 ae14 c13 ad13 c9 ad9 c5 ad5 rring0 rring1 rring2 rring3 rring4 rring5 rring6 rring7 rring8 rring9 rring10 rring11 i receive ring input these input pins along with the corresp onding rtip_n input pin function as the receive ds3/e3/sts-1 line input signal for a given channel of the xrt75r12. connect this signal and the corresponding rtip_n input signal to a 1:1 trans - former. (see figure 6) whenever the rtip/rring input pins ar e receiving a positive-polarity pulse within the incoming ds3, e3 or sts-1 line signal, then this input pin will be pulsed to a lower voltage than its corresponding rtip_n input pin. conversely, whenever the rtip/rring input pins are receiving a negative- polarity pulse within the incoming ds3, e3 or sts-1 line signal, then this input pin will be pulsed to a higher voltage than its corresponding rtip_n input pin.
xrt75r12 9 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 clock interface p in # s ignal n ame t ype d escription r5 sfm_en i single frequency mode enable this input pin is used to configure the xrt75r12 to operate in the sfm (single frequency mode). when this feature is invoked, the sfm synthesizer will become active. by applying a 12.288mhz clock signal to the sts-1clk/12m pin, the xrt75r12 will generate all of the appropriate clock si gnals (e.g., 34.368mhz, 44.736mhz or 51.84). the xrt75r12 internal circuitry will route each of these synthesized clock signals to the appropriate nodes of the corresponding channels in the xrt75r12. "low" - disables the single frequency m ode. in this setting, the user is required to supply to the e3clk, ds3clk or sts-1clk input pins all of the rel - evant clock signals that are to be used within the chip. "high" - enables the single-frequency mode. n ote : this input pin is internally pulled low. r1 e3clk i e3 clock input (34.368 mhz 20 ppm) if any one of the channels is configured in e3 mode, a reference clock of 34.368 mhz 20 ppm is applied to this input pin. if the liu is used in e3 mode only, this pin must be connected to the ds3clk input pin to have access to the inter - nal microprocessor. n ote : sfm mode negates the need for this clock t1 ds3clk i ds3 clock input (44.736 mhz 20 ppm) if any one of the channels is configur ed in ds3 mode, a reference clock of 44.736 mhz 20 ppm is applied to this input pin. n ote : sfm mode negates the need for this clock u1 sts-1clk/12m i sts-1 clock input (51.84 mhz 20 ppm) if any one of the channels is configur ed in sts-1 mode, a reference clock of 51.84mhz 20 ppm is applied to this in put pin. if the liu is used in sts-1 mode only, this pin must be connected to the ds3clk input pin to have access to the internal microprocessor. single frequency mode clock input (12.288mhz 20 ppm) in single frequency mode, a reference clock of 12.288 mhz 20 ppm is con - nected to this pin and the internal cloc k synthesizer generates the appropriate clock frequencies based on the configurati on of the rates (e3, ds3 or sts-1). c26 w22 k23 w24 j25 v25 j2 v2 k4 w3 c1 w5 clkout0 clkout1 clkout2 clkout3 clkout4 clkout5 clkout6 clkout7 clkout8 clkout9 clkout10 clkout11 o reference clock out a reference clock pin is provided for each channel that will supply a precise data rate frequency derived from either the clock input pin (e3clk, ds3clk, or sts- 1clk) or the 12.288mhz input in sfm mode. this frequency will be as stable as the original source. it is designed to provide the attached framer with its appro - priate reference clock.
xrt75r12 10 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator general control pins p in # s ignal n ame t ype d escription p3 test **** factory test mode input pin this pin must be connected to gnd for normal operation. n ote : this input pin is internally pulled "low". ae25 trst i test reset test boundary scan ab23 tms i test mode select test boundary scan ab5 tck i test clock test boundary scan ab4 tdi i test data input test boundary scan ae2 tdo o test data output test boundary scan microprocessor parallel interface - p in # s ignal n ame t ype d escription j26 pmode i this pin controls the microprocessor parallel interface mode. "high" sets a synchronous clocked interf ace mode with a clock from the host. "low" sets an asynchronous mode where a clock internal to the xrt75r12 will time the operations. p24 pclk i high speed clock supplied by the host to provide timing in the synchronous interface mode. this signal must be a square-wave. n24 cs i chip select input (active low) initiates a read or write operation. when "high", no parallel communication is active between the liu and the host. n22 wr i write input (active low) enables the host to write data d[7:0] into the liu register space at address addr[7:0]. n23 rd i read input (active low) commands the liu to transfer the contents of a register specified by addr[7:0] to the host. n25 rdy o ready line output (active low) provides a handshake between the liu and the host that co mmunicates when an operation has been completed. n ote : this pin must be pulled "high" with a 3k ? 1% resistor.
xrt75r12 11 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 k25 m22 m23 m24 k26 l26 m26 n26 addr0 addr1 addr2 addr3 addr4 addr5 addr6 addr7 i an eight bit direct address bus that specifies the source/destination register for a read or write operation. p22 r26 t26 u26 r25 r24 r23 r22 d0 d1 d2 d3 d4 d5 d6 d7 i/o an eight bit bi-directional data bus that pr ovides the data into the liu for a write operation or the data out to the host for a read operation. p26 int o interrupt active output (active low) normally, this output pin will be pulled "high". however, if the user enables interrupts within the liu, and if those conditions occur, the xrt75r12 will sig - nal an interrupt from the microprocessor by pulling this output pin "low". the host microprocessor must ascertain the sour ce of the interrupt and service it. reading the source of the inte rupt will clear the flag and the int pin will go back high unless another interrupt has gone active. n otes : 1. this pin will remain "low" until the interrupt has been serviced. 2. this pin must be pulled "high" with a 3k ? 1% resistor. n2 reset i reset input pulsing this input "low" causes the xrt75r12 to reset the contents of the on- chip command registers to their default values. as a consequence, the xrt75r12 will then also be oper ating in its default condition. for normal operation this input pin should be at a logic "high". n ote : this input pin is internally pulled high. microprocessor parallel interface - p in #s ignal n ame t ype d escription
xrt75r12 12 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator power supply pins p in n ame p in n umbers d escription rvdd0 rvdd1 rvdd2 rvdd3 rvdd4 rvdd5 rvdd6 rvdd7 rvdd8 rvdd9 rvdd10 rvdd11 d22 ac22 d18 ac18 e15 ab15 e12 ab12 a9 af9 d5 ac5 receive analog power supply (3.3v 5%) rvdd should not be shared with other power supplies. it is recommended that rvdd be isolated from the digital power supply dvdd and the analog power supply tvdd. for best results, use an internal power plane for isola - tion. if an internal power plane is not available, a ferrite bead can be used. each power supply pin should be bypassed to ground through an external 0.1 f capacitor. tvdd0 tvdd1 tvdd2 tvdd3 tvdd4 tvdd5 tvdd6 tvdd7 tvdd8 tvdd9 tvdd10 tvdd11 b23 ae23 b19 ae19 b15 ae15 b10 ae10 a6 af6 b4 ae4 transmit analog power supply (3.3v 5%) tvdd can be shared with dvdd. however, it is recommended that tvdd be isolated from the analog power supply rvdd. for best results, use an inter - nal power plane for isolation. if an internal power plane is not available, a fer - rite bead can be used. each power supply pin should be bypassed to ground through an external 0.1 f capacitor. avdd m25, t25, ab21, ab18, af13, af12, ab9, ab6, r4, k1, e6, e9, a12, a13, e18, e21, analog power supply (3.3v 5%) avdd should be isolated from the digital power supplies. for best results, use an internal power plane for isolation. if an internal power plane is not available, a ferrite bead can be used. each power supply pin should be bypassed to ground through at least one 0.1 f capacitor. dvdd d26, f25, h25, p25, w26, v24, y22, af21, af20, af17, af16, ad14, ad12, af11, af8, af7, af24, ad6, af3, y5, v3, w1, p5, p2, h2, f2, d1, c6, a7, a3, a8, a11, c12, c14, a16, a17, a20, a21, a24 digital power supply (3.3v 5%) dvdd should be isolated from the analog power supplies. for best results, use an internal power plane for isolation. if an internal power plane is not available, a ferrite bead can be used. every two dvdd power supply pins should be bypassed to ground through at least one 0.1 f capacitor.
xrt75r12 13 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 ground pins p in n ame p in n umbers d escription rgnd0 rgnd1 rgnd2 rgnd3 rgnd4 rgnd5 rgnd6 rgnd7 rgnd8 rgnd9 rgnd10 rgnd11 a22 af22 a18 af18 e14 ab14 e13 ab13 d9 ac9 a5 af5 receive analog ground it?s recommended that all ground pins of this device be tied together. tgnd0 tgnd1 tgnd2 tgnd3 tgnd4 tgnd5 tgnd6 tgnd7 tgnd8 tgnd9 tgnd10 tgnd11 a23 af23 a19 af19 a15 af15 a10 af10 b6 ae6 a4 af4 transmit analog ground it?s recommended that all ground pins of this device be tied together. agnd a1, a2, a25, a26, b1, b2, b25, b26, c8, c10, c17, c19, c21, d17, d21, e5, e22, l25, u25, ab22, ab20, ab17, ab10, ab7, r3, l1, e7, e10, b12, b13, e17, e20, t2, u2, ac17, ac21, ad8, ad10, ad15, ad17, ad19, ad21, ae1, ae26, ae12, ae13, af1, af2, af25, af26, c15 analog ground it?s recommended that all ground pins of this device be tied together. dgnd e26, f26, h26, p23, , v26, y25, v22, ac24, ac20, ac16, ac14, ac12, ac11, ae8, ae17, ae21, ac7, ac6, ac3, v5, y2, v1, r2, p1, h1, f1, e1, d3, d7, b8, d6, d11, d12, d14, d16, b17, d20, b21, d24 digital ground it?s recommended that all ground pins of this device be tied together.
xrt75r12 14 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 1: p in l ist by p in n umber p in p in n ame a1 agnd a2 agnd a3 dvdd a4 tgnd10 a5 rgnd10 a6 tvdd8 a7 dvdd a8 dvdd a9 rvdd8 a10 tgnd6 a11 dvdd a12 avdd a13 avdd a14 rtip4 a15 tgnd4 a16 dvdd a17 dvdd a18 rgnd2 a19 tgnd2 a20 dvdd a21 dvdd a22 rgnd0 a23 tgnd0 a24 dvdd a25 agnd a26 agnd b1 agnd b2 agnd b3 tring10 b4 tvdd10 b5 rtip10 b6 tgnd8 b7 tring8 b8 dgnd b9 rtip8 b10 tvdd6 b11 tring6 b12 agnd b13 agnd b14 rring4 b15 tvdd4 b16 tring4 b17 dgnd b18 rtip2 b19 tvdd2 b20 tring2 b21 dgnd b22 rtip0 b23 tvdd0 b24 ttip0 b25 agnd b26 agnd c1 clkout10 c2 txneg10 c3 ttip10 c4 mtip10 c5 rring10 c6 dvdd c7 ttip8 c8 agnd c9 rring8 c10 agnd c11 ttip6 c12 dvdd c13 rring6 c14 dvdd p in p in n ame c15 agnd c16 ttip4 c17 agnd c18 rring2 c19 agnd c20 ttip2 c21 agnd c22 rring0 c23 mtip0 c24 tring0 c25 txneg0 c26 clkout0 d1 dvdd d2 rlos10 d3 dgnd d4 mring10 d5 rvdd10 d6 dgnd d7 dgnd d8 mring8 d9 rgnd8 d10 mring6 d11 dgnd d12 dgnd d13 rtip6 d14 dgnd d15 mtip4 d16 dgnd d17 agnd d18 rvdd2 d19 mtip2 d20 dgnd d21 agnd d22 rvdd0 p in p in n ame d23 mring0 d24 dgnd d25 rlos0 d26 dvdd e1 dgnd e2 rxpos10 e3 rxclk10 e4 txpos10 e5 agnd e6 avdd e7 agnd e8 mtip8 e9 avdd e10 agnd e11 mtip6 e12 rvdd6 e13 rgnd6 e14 rgnd4 e15 rvdd4 e16 mring4 e17 agnd e18 avdd e19 mring2 e20 agnd e21 avdd e22 agnd e23 txpos0 e24 rxclk0 e25 rxpos0 e26 dgnd f1 dgnd f2 dvdd f3 rxneg/lcv8 f4 rxneg/lcv10 p in p in n ame
xrt75r12 15 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 f5 txclk10 f22 txclk0 f23 rxneg/lcv0 f24 rxneg/lcv2 f25 dvdd f26 dgnd g1 txclk6 g2 txpos6 g3 rxpos8 g4 rlos8 g5 rlol10 g22 rlol0 g23 rlos2 g24 rxpos2 g25 txpos4 g26 txclk4 h1 dgnd h2 dvdd h3 txneg6 h4 txneg8 h5 txclk8 h22 txclk2 h23 txneg2 h24 txneg4 h25 dvdd h26 dgnd j1 dmo11 j2 clkout6 j3 rlos6 j4 rxclk8 j5 txpos8 j22 txpos2 j23 rxclk2 j24 rlos4 p in p in n ame j25 clkout4 j26 pmode k1 avdd k2 dmo10 k3 rxclk6 k4 clkout8 k5 rlol8 k22 rlol2 k23 clkout2 k24 rxclk4 k25 addr0 k26 addr4 l1 agnd l2 dmo5 l3 rlol6 l4 rxneg/lcv6 l5 rxpos6 l22 rxpos4 l23 rxneg/lcv4 l24 rlol4 l25 agnd l26 addr5 m1 dmo4 m2 dmo6 m3 dmo7 m4 dmo8 m5 dmo9 m22 addr1 m23 addr2 m24 addr3 m25 avdd m26 addr6 n1 dmo3 n2 reset p in p in n ame n3 dmo0 n4 dmo1 n5 dmo2 n22 wr n23 rd n24 cs n25 rdy n26 addr7 p1 dgnd p2 dvdd p3 test p4 txon p5 dvdd p22 d0 p23 dgnd p24 pclk p25 dvdd p26 int r1 e3clk r2 dgnd r3 agnd r4 avdd r5 sfm_en r22 d7 r23 d6 r24 d5 r25 d4 r26 d1 t1 ds3clk t2 agnd t3 rxneg/lcv7 t4 rxclk7 t5 rxpos7 t22 rxpos5 p in p in n ame t23 rxclk5 t24 rxneg/lcv5 t25 avdd t26 d2 u1 sts-1clk/12m u2 agnd u3 rlos7 u4 rxneg/lcv9 u5 rlol9 u22 rlol3 u23 rxneg/lcv3 u24 rlos5 u25 agnd u26 d3 v1 dgnd v2 clkout7 v3 dvdd v4 rxclk9 v5 dgnd v22 dgnd v23 rxclk3 v24 dvdd v25 clkout5 v26 dgnd w1 dvdd w2 rlol7 w3 clkout9 w4 txneg9 w5 clkout11 w22 clkout1 w23 txneg3 w24 clkout3 w25 rlol5 w26 dvdd p in p in n ame
xrt75r12 16 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator y1 txneg7 y2 dgnd y3 rxpos9 y4 txclk9 y5 dvdd y22 dvdd y23 txclk3 y24 rxpos3 y25 dgnd y26 txneg5 aa1 txpos7 aa2 txclk7 aa3 rlos9 aa4 txpos9 aa5 txclk11 aa22 txclk1 aa23 txpos3 aa24 rlos3 aa25 txclk5 aa26 txpos5 ab1 rlol11 ab2 txneg11 ab3 txpos11 ab4 tdi ab5 tck ab6 avdd ab7 agnd ab8 mtip9 ab9 avdd ab10 agnd ab11 mtip7 ab12 rvdd7 ab13 rgnd7 ab14 rgnd5 p in p in n ame ab15 rvdd5 ab16 mring5 ab17 agnd ab18 avdd ab19 mring3 ab20 agnd ab21 avdd ab22 agnd ab23 tms ab24 txpos1 ab25 txneg1 ab26 rlol1 ac1 rxneg/lcv11 ac2 rxclk11 ac3 dgnd ac4 mring11 ac5 rvdd11 ac6 dgnd ac7 dgnd ac8 mring9 ac9 rgnd9 ac10 mring7 ac11 dgnd ac12 dgnd ac13 rtip7 ac14 dgnd ac15 mtip5 ac16 dgnd ac17 agnd ac18 rvdd3 ac19 mtip3 ac20 dgnd ac21 agnd ac22 rvdd1 p in p in n ame ac23 mring1 ac24 dgnd ac25 rxclk1 ac26 rxneg/lcv1 ad1 rxpos11 ad2 rlos11 ad3 ttip11 ad4 mtip11 ad5 rring11 ad6 dvdd ad7 ttip9 ad8 agnd ad9 rring9 ad10 agnd ad11 ttip7 ad12 dvdd ad13 rring7 ad14 dvdd ad15 agnd ad16 ttip5 ad17 agnd ad18 rring3 ad19 agnd ad20 ttip3 ad21 agnd ad22 rring1 ad23 mtip1 ad24 tring1 ad25 rlos1 ad26 rxpos1 ae1 agnd ae2 tdo ae3 tring11 ae4 tvdd11 p in p in n ame ae5 rtip11 ae6 tgnd9 ae7 tring9 ae8 dgnd ae9 rtip9 ae10 tvdd7 ae11 tring7 ae12 agnd ae13 agnd ae14 rring5 ae15 tvdd5 ae16 tring5 ae17 dgnd ae18 rtip3 ae19 tvdd3 ae20 tring3 ae21 dgnd ae22 rtip1 ae23 tvdd1 ae24 ttip1 ae25 trst ae26 agnd af1 agnd af2 agnd af3 dvdd af4 tgnd11 af5 rgnd11 af6 tvdd9 af7 dvdd af8 dvdd af9 rvdd9 af10 tgnd7 af11 dvdd af12 avdd p in p in n ame
xrt75r12 17 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 af13 avdd af14 rtip5 af15 tgnd5 af16 dvdd af17 dvdd af18 rgnd3 af19 tgnd3 af20 dvdd af21 dvdd af22 rgnd1 af23 tgnd1 af24 dvdd af25 agnd af26 agnd p in p in n ame
xrt75r12 18 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator functional description the xrt75r12 is a twel ve channel fully integrated line interface unit featuring exar?s r 3 technology (reconfigurable, relayless redundancy) for e3/ds3/s ts-1 applications. the liu incorporates 12 independent receivers, transmitters and jitter attenua tors in a single 420 lead tbga package. each channel can be independently programmed to support e3, ds-3 or sts-1 line rates using one input clock reference of 12.288mhz in single frequency mode (sfm ). the liu is responsible for providing the physical connection between a line interface and an aggregate ma pper or framing device. along with the analog-to- digital processing, the liu offers monitoring and diagnostic features to help optimize network design implementation. a key char acteristic within the network topology is automa tic protection switching (aps). exar?s proven expertise in providing redundany solu tions has paved the way for r 3 technology. 1.0 r 3 technology (reconfigurable, relayless redundancy) redundancy is used to introduce re liability and protection into network card design. the redundant card in many cases is an exact replicate of the primary card, such that when a failure occurs the network processor can automatically switch to the backup ca rd. exar?s r 3 technology has re-defined e3/ds-3/sts-1 liu design for 1:1 and 1+1 redund ancy applications. without re lays and one bill of material s, exar offers multi-port, integrated liu solutions to assist high density aggr egate applications and framin g requirements with reliability. the following section can be used as a reference for implementing r 3 technology with exar?s world leading line interface units. 1.1 network architecture a common network design that supports 1:1 or 1+1 redundancy consists of n primary cards along with n backup cards that connect into a mid-plane or back-pl ane architecture without transformers installed on the network cards. in addition to the network cards, the design has a line interface card with one source of transformers, connectors, and protection components t hat are common to both network cards. with this design, the bill of materials is reduced to the fewest amount of components. see figure 2 . for a simplified block diagram of a typical redundancy design. f igure 2. n etwork r edundancy a rchitecture line interface card primary line card framer/ mapper liu back plane or mid plane tx rx 31.6 ? 31.6 ? 0.01 f 0.01 f 1:1 1:1 redundant line card framer/ mapper liu tx rx 31.6 ? 31.6 ? 0.01 f 0.01 f 37.5? 37.5? gnd
xrt75r12 19 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 2.0 clock synthesizer the liu uses a flexible user interfac e for accepting clock references to generate the internal master clocks used to drive the liu. the reference clock used to supply the microprocessor timing is generated from the ds- 3 or sfm clock input. therefore, if the chip is config ured for sts-1 only or e3 only, then the ds-3 input pin must be connected to the sts-1 pin or e3 pin respectively. in ds-3 mode or when sfm is used, the sts-1 and e3 input pins can be left unconnected. if sfm is enabled by pu lling the sfm_en pin "high", 12.288mhz is the only clock reference necessary to generate ds-3, e3, or sts-1 line rates and the microprocessor timing. a simplified block diagram of the clock synthesizer is shown in figure 3 . reference clock performance specifications can be found on table 2 below. n otes : 1. required to meet bellcore gr-499 specification on fr equency stability requirements. however, the liu can functionally operate with 100 ppm without meeting the required specifications. 2. reference clock jitter limits are required for the transmit output to meet itu-t and bellcore system level jitter requirements. f igure 3. s implified b lock d iagram of the i nput c lock c ircuitry d riving the m icroprocessor t able 2: r eference c lock p erformance s pecifications s ymbol p arameter m in t yp m ax u nits ref duty reference clock duty cycle 40 60 % ref e3 e3 reference clock frequency tolerance 1 -20 +20 ppm ref ds3 ds3 reference clock frequency tolerance 1 -20 +20 ppm ref sts1 sts-1 reference clock frequency tolerance 1 -20 +20 ppm ref sfm sfm reference clock frequency tolerance 1 -20 +20 ppm t rise_refclk reference clock rise time (10% to 90%) 5 ns t fall_refclk reference clock fall time (90% to 10%) 5 ns clk jit reference clock jitter stability 2 0.005 ui p2p clock synthesizer processor lol_n ds3clk sfm_en sts-1clk/12m e3clk clkout_n 0 1
xrt75r12 20 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 2.1 clock distribution network cards that are designed to support multiple line rates which are not configured for single frequency mode should ensure that a clock is applied to the ds3clk input pin. for example: if the network card being supplied to an isp requires e3 only, the ds-3 input clock reference is still necessary to provide read and write access to the internal microprocessor. therefore, the e3 mode requires two input clock references. if however, multiple line rate s will not be supported, i.e. e3 only, then the ds3clk input pi n may be hard wire connected to the e3clk input pin. n ote : for one input clock reference, the single frequency mode should be used. f igure 4. c lock d istribution c ongifured in e3 m ode w ithout u sing sfm clock synthesizer processor lol_n ds3clk e3clk clkout_n
xrt75r12 21 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 3.0 the receiver section the receiver is designed so that the liu can recover cl ock and data from an attenuated line signal caused by cable loss or flat loss acco rding to industry specificat ions. once data is recovered, it is processed and presented at the receiver outputs according to the form at chosen to interface with a framer/mapper or asic. this section describes the detailed operation of various blocks within the receive path. a simplified block diagram of the receive path is shown in figure 5 . f igure 5. r eceive p ath b lock d iagram 3.1 receive line interface physical layer devices are ac coupled to a line interfac e through a 1:1 transformer. the transformer provides isolation and a level shift by blocking the dc offset of the incoming data stream. the typical medium for the line interface is a 75 ? coxial cable. whether using e3, ds-3 or sts-1, the liu requires the same bill of materials, see figure 6 . f igure 6. r eceive l ine i nterface c onnection 3.2 adaptive gain control (agc) the adaptive gain control circuit am plifies the incoming analog signal and compensates for the various flat losses and also for the loss at one-half symbol rate . the agc has a dynamic range of 30 db. the peak detector provides feedback to the equalizer before slicing occurs. 3.3 receive equalizer the equalizer restores the integrity of the signal and compensates for the frequency dependent attenuation of up to 900 feet of coaxial cable (1300 feet for e3). th e equalizer also boosts the high frequency content of the signal to reduce inter-symbol interferen ce (isi) so that the slicer slices th e signal at 50% of peak voltage to generate positive and negative data. the equalizer c an be disabled by programming the appropriate register. channel n hdb3/ b3zs decoder mux agc/ equalizer peak detector los detector slicer jitter attenuator clock & data recovery rxclk_n rxpos_n rxneg/lcv_n rlos_n rtip_n rring_n ds-3/e3/sts-1 1:1 receiver 75 ? rlos_n rtip_n rring_n 37.5 ? 0.01 f 37.5 ?
xrt75r12 22 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator f igure 7. acg/e qualizer b lock d iagram 3.3.1 recommendations for equalizer settings the equalizer has two gain settings to provide optimu m equalization. in the case of normally shaped ds3/ sts-1 pulses (pulses that meet the template requirements) that has been driven through 0 to 900 feet of cable, the equalizer can be enabled. however, for square-sha ped pulses such as e3 or for ds3/sts-1 high pulses (that does not meet the pulse template requirements), it is recommended that the equalizer be disabled for cable length less than 300 feet. this would help to pr event over-equalization of the signal and thus optimize the performance in terms of better jitter transfer characte ristics. the equalizer also contains an additional 20 db gain stage to provide the line moni toring capability (receive monitor mode) of the resistively attenuated signals which may have 20db flat loss. the equaliz er and the equalizer gain mode can be enabled by programming the appropriate register. however, enablin g the equalizer gain mode (receive monitor mode) suppresses the internal lo s circuitry and los will never assert nor los be declared when operating with receive monitor mode enabled. n ote : the results of extensive testing indicate that even when the equalizer was enabled, regardless of the cable length, the integrity of the e3 signal was restored properly ov er 0 to 12 db cable loss at industrial temperature. 3.4 clock and data recovery the clock and data recovery circuit extracts the embedded clock, rxclk_n from the sliced digital data stream and provides the retimed data to the b3zs (hdb3) decoder. the clock recovery pll can be in one of the following two modes: 3.4.1 data/clock recovery mode in the presence of input line signals on the rtip_n an d rring_n input pins and when the frequency difference between the recovered clock signal and the reference clock signal is less than 0.5%, the clock that is output on the rxclk_n out pins is the recovered clock signal. 3.4.2 training mode in the absence of input signals at rtip_n and rring_n pins, or when t he frequency difference between the recovered line clock signal and the reference clock appli ed on the exclk_n input pins exceed 0.5%, a loss of lock condition is declared by toggling rlol_n output pi n ?high? or setting the rlol_n bit to ?1? in the control register. also, the clock output on the rxclk_n pins are the same as the reference channel clock. 3.5 los (loss of signal) detector 3.5.1 ds3/sts-1 los condition a digital loss of signal (dlos) condition occurs when a string of 175 75 consecutive zeros occur on the line. when the dlos condition occu rs, the dlos_n bit is set to ?1? in the status control register. dlos condition is cleared when the detected average pulse density is grea ter than 33% for 175 75 pulses. analog loss of signal (alos) condition occurs when the amplitude of the incoming line si gnal is below the threshold as shown in the table 3 .the status of the alos condition is reflected in the alos_n status control register. rlos is the logical or of the dlos and alos states. when the rlos condition occurs the rlos_n output pin is toggled ?high? and the rlos_n bit is set to ?1? in the status control register. agc/ equalizer peak detector los detector slicer rtip_n rring_n
xrt75r12 23 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 3.5.2 disabling alos/dlos detection for debugging purposes it is useful to disable the alos and/or dlos detection. writing a ?1? to both alosdis_n and dlosdis_n bits disables t he los detection on a per channel basis. 3.5.3 e3 los condition: if the level of incoming line signal drops below the threshold as described in the itu-t g.775 standard, the los condition is detected. loss of signal is defined as no transitions for 10 to 255 consecutive zeros. no transitions is defined as a signal level between 15 and 35 db below the normal. this is illustrated in figure 8 . the los condition is cleared within 10 to 255 ui after restoration of the incoming line signal. figure 9 shows the los declaration and clearance conditions. t able 3: t he alos (a nalog los) d eclaration and c learance t hresholds for a given setting of reqen (ds3 and sts-1 a pplications ) a pplication reqen s etting s ignal l evel to d eclare alos d efect s ignal l evel to c lear alos d efect ds3 0 < 41mvpk > 102mvpk 1 < 52mvpk > 117mvpk sts-1 0 < 51mvpk > 114mvpk 1 < 58mvpk > 133mvpk f igure 8. l oss o f s ignal d efinition for e3 as per itu-t g.775 0 db -12 db -15db -35db maximum cable loss for e3 los signal must be declared los signal must be cleared los signal may be cleared or declared
xrt75r12 24 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 3.5.4 interference tolerance for e3 mode, itu-t g.703 recommendation specifies that th e receiver be able to recover error free clock and data in the presence of a sinusoidal interferi ng tone signal. for ds3 and sts-1 modes, the same recommendation is being used. figure 10 shows the configuration to test the interference margin for ds3/ sts1. figure 11 shows the set up for e3. f igure 9. l oss of s ignal d efinition for e3 as per itu-t g.775. f igure 10. i nterference m argin t est s et up for ds3/sts-1 f igure 11. i nterference m argin t est s et up for e3. actual occurrence of los condition line signal is restored time range for los declaration time range for los clearance g.775 compliance g.775 compliance 0 ui 10 ui 0 ui 10 ui 255 ui 255 ui rtip/ rring rlos output pin sine wave generator pattern generator 2 23 -1 prbs n s attenuator test equipment dut xrt75r12 ds3 = 22.368 mhz sts-1 = 25.92 mhz cable simulator attenuator 1 n s sine wave generator 17.184mhz signal source 2 23 -1 prbs attenuator 2 test equipment dut xrt75r12 cable simulator
xrt75r12 25 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 3.5.5 muting the recovered data with los condition: when the los condition is declared, the clock recovery circuit locks into the reference clock applied to the internal master clock outputs this clock onto the rx clk_n output pin. the data on the rxpos_n and rxneg_n pins can be forced to zero by setting the losmut_n bi ts in the individual channel control register to ?1?. n ote : when the los condition is cleared, the recovere d data is output on rxpos_n and rxneg_n pins. t able 4: i nterference m argin t est r esults m ode c able l ength (a ttenuation ) i nterference t olerance e3 0 db equalizer ?in? -17 db 12 db -14 db ds3 0 feet -15 db 225 feet -15 db 450 feet -14 db sts-1 0 feet -15 db 225 feet -14 db 450 feet -14 db f igure 12. r eceiver d ata output and code violation timing rxclk t rrx t frx rpos or rneg lcv t lcvo t co
xrt75r12 26 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 3.6 b3zs/hdb3 decoder the decoder block takes the output from the clock and da ta recovery block and decodes the b3zs (for ds3 or sts-1) or hdb3 (for e3) encoded line signal and detect s any coding errors or excessive zeros in the data stream. whenever the input signal violates the b3zs or hdb3 coding sequence for bipolar violation or contains three (for b3zs) or four (for hdb3) or more co nsecutive zeros, an active ? high? pulse is generated on the rlcv_n output pins to indicate line code violation. symbol parameter min typ max units rxclk duty cycle 45 50 55 % rxclk frequency e3 ds-3 sts-1 34.368 44.736 51.84 mhz mhz mhz t rrx rxclk rise time (10% o 90%) 2 4 ns t frx rxclk falling time (10% to 90%) 2 4 ns t co rxclk to rpos/rneg delay time 4 ns t lcvo rxclk to rising edge of lcv output delay 2.5 ns
xrt75r12 27 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 4.0 the transmitter section the transmitter is designed so that the liu can acce pt serial data from a local device, encode the data properly, and then output an analog pulse according to the pulse shape chosen in the appropriate registers. this section describes the detailed operation of variou s blocks within the transmit path. a simplified block diagram of the transmit path is shown in figure 13 . 4.1 transmit digital input interface the method for applying data to the transmit inputs of the liu is a serial interfac e consisting of txclk, txpos, and txneg. for single rail mode, only txclk and txpos are necessary for providing the local data from a framer device or asic. data can be sampled on eith er edge of the input clock signal by programming the appropriate register. a typical interface is shown in figure 14 . f igure 13. t ransmit p ath b lock d iagram f igure 14. t ypical interface between terminal equipment and the xrt75r12 ( dual - rail data ) channel n device monitor mtip_n mring_n dmo_n timing control tx pulse shaping hdb3/ b3zs encoder tx control jitter attenuator mux line driver txon txclk_n txpos_n txneg_n ttip_n tring_n terminal equipment (e3/ds3 or sts-1 framer) exar e3/ds3/sts-1 liu transmit logic block txpos txneg txlineclk tpdata tndata txclk
xrt75r12 28 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator f igure 15. t ransmitter t erminal i nput t iming symbol parameter min typ max units txclk duty cycle 30 50 70 % txclk frequency e3 ds-3 sts-1 34.368 44.736 51.84 mhz mhz mhz t rtx txclk rise time (10% to 90%) 4 ns t ftx txclk fall time (10% to 90%) 4 ns t tsu tpdata/tndata to txclk falling set up time 3 ns t tho tpdata/tndata to txclk falling hold time 3 ns f igure 16. s ingle -r ail or nrz d ata f ormat (e ncoder and d ecoder are e nabled ) tpdata or tndata ttip or tring txclk t tsu t tho t rtx t ftx txclk tpdata data 1 1 0
xrt75r12 29 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 4.2 transmit clock the transmit clock applied via txclk_n pins, for the se lected data rate (for e3 = 34.368 mhz, ds3 = 44.736 mhz or sts-1 = 51.84 mhz), is duty cycle corrected by the internal pll circuit to provide a 50% duty cycle clock to the pulse shaping circuit. this allows a 30% to 70% duty cycle transmit clock to be supplied. 4.3 b3zs/hdb3 e ncoder when the single-rail (nrz) data format is selected, the encoder block encodes the data into either b3zs format (for either ds3 or sts- 1) or hdb3 format (for e3). 4.3.1 b3zs encoding an example of b3zs encoding is shown in figure 18 . if the encoder detects an occurrence of three consecutive zeros in the data stream, it is replaced with either b0v or 00v, where ?b? refers to bipolar pulse that is compliant with the alternating polarity requirement of the ami (alternate mark inversion) line code and ?v? refers to a bipolar violation (e.g., a bipolar pulse th at violates the ami line code). the substitution of b0v or 00v is made so that an odd number of bipolar pulses exist between any two consec utive violation (v) pulses. this avoids the introduction of a dc component into the line signal. 4.3.2 hdb3 encoding an example of the hdb3 encoding is shown in figure 19 . if the hdb3 encoder detects an occurrence of four consecutive zeros in the data stream, then the four zeros are substituted with either 000v or b00v pattern. the substitution code is made in such a way that an odd number of pulses exist betwee n any consecutive v pulses. this avoids the introduction of dc component into the analog signal. f igure 17. d ual -r ail d ata f ormat ( encoder and decoder are disabled ) f igure 18. b3zs e ncoding f ormat txclk tpdata tndata data 1 1 0 000 1 1 1 1 1 1 1 v b v 1 0 00 00 0 0 0 0 0 0 0 000 v bv 0 00 tclk line signal tpdata
xrt75r12 30 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 4.4 t ransmit p ulse s haper the transmit pulse shaper converts the b3zs encoded digital pulses into a single analog alternate mark inversion (ami) pulse that meets the industry standard mask template requirements for sts-1 and ds3. for e3 mode, the pulse shaper converts the hdb3 encoded pulses into a single full amplitude square shaped pulse with very little slope. the pulse shaper block also includes a tr ansmit build out circuit, which can either be disabled or enabled by setting the txlev_n bit to ?1? or ?0? in the control register. for ds3/sts-1 rates, the transmit build out circuit is used to shape the transmit wavefo rm that ensures that transmit pulse template requirements are met at the cross-connect syst em. the distance between the transmitter output and the cross-connect system can be between 0 to 450 feet . for e3 rate, since the output pulse template is measured at the secondary of the transformer and since there is no cr oss-connect system pulse template requirements, the transmit build out cir cuit is always disabled. the diff erential line driver increases the transmit waveform to appropriate level and drives into the 75 ? load as shown in figure 20 . 4.4.1 guidelines for using tr ansmit build out circuit if the distance between the transmitter and the dsx3 or stsx-1, cross-connect system, is less than 225 feet, enable the transmit build out circuit by setting the txl ev_n control bit to ?0?. if the distance between the transmitter and the dsx3 or stsx-1 is greater than 225 feet, disable the transmit build out circuit. f igure 19. hdb3 e ncoding f ormat f igure 20. t ransmit p ulse s hape t est c ircuit 0 0 000 1 1 1 1 1 1 1 v b v 1 00 00 0 0 0 0 0 0 0 0 00 v 0 00 tclk line signal tpdata ttip(n) tring(n) 1:1 r3 75 ? txpos(n) txneg(n) txlineclk(n) tpdata(n) tndata(n) txclk(n) 31.6 ? + 1% 31.6 ? +1% r1 r2
xrt75r12 31 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 4.5 e3 line side parameters the xrt75r12 line output at the transformer output me ets the pulse shape specified in itu-t g.703 for 34.368 mbits/s operation. the pulse mask as specif ied in itu-t g.703 for 34.368 mbits/s is shown in figure 21 . f igure 21. p ulse m ask for e3 (34.368 mbits / s ) interface as per itu - t g. 7 0 3 0% 50% v = 100% 14.55ns nom inal pulse 12.1ns (14.55 - 2.45) 17 ns (14.55 + 2.45) 8.65 ns 10% 10% 20%
xrt75r12 32 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator n ote : the above values are at ta = 25 0 c and v dd = 3.3 v 5%. t able 5: e3 t ransmitter line side output and receiver line side input specifications parameter min typ max units t ransmitter line side output characteristics transmit output pulse amplitude (measured at secondar y of the transformer) 0.90 1.00 1.10 v pk transmit output pulse amplitude ratio 0.95 1.00 1.05 transmit output pulse width 12.5 14.55 16.5 ns transmit intrinsic jitter 0.02 0.05 ui pp r eceiver line side input characteristics receiver sensitivit y (length of cable) 900 1200 feet interference margin -20 -14 db jitter tolerance @ jitter frequency 800khz 0.15 0.28 ui pp signal level to declare loss of signal -35 db signal level to clear loss of signal -15 db occurence of los to los declaration time 10 255 ui termination of los to los clearance time 10 255 ui
xrt75r12 33 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 f igure 22. b ellcore gr-253 core t ransmit o utput p ulse t emplate for sonet sts-1 a pplications t able 6: sts-1 p ulse m ask e quations t ime in u nit i ntervals n ormalized a mplitude lower curve -0.85 < t < -0.38 - 0.03 -0.38 < t < 0.36 0.36 < t < 1.4 - 0.03 upper curve -0.85 < t < -0.68 0.03 -0.68 < t < 0.26 0.26 < t < 1.4 0.1 + 0.61 x e -2.4[t-0.26] sts-1 pulse template -0.2 0 0.2 0.4 0.6 0.8 1 1.2 -1 -0.9 - 0.8 - 0.7 - 0. 6 - 0. 5 -0.4 -0.3 - 0.2 - 0.1 0 0 . 1 0 .2 0 .3 0 . 4 0.5 0 .6 0 . 7 0 . 8 0 .9 1 1 . 1 1 .2 1 . 3 1 . 4 time, in ui normalized amplitude lower curve upper curve 0.5 1 2 -- -1 t 0.18 ----------- + ? ? ? ? ?? ?? ?? sin + 0.03 ? 0.5 1 2 -- -1 t 0.34 ----------- + ? ? ? ? ?? ?? ?? sin + 0.03 +
xrt75r12 34 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator n ote : the above values are at ta = 25 0 c and v dd = 3.3 v 5%. t able 7: sts-1 t ransmitter l ine s ide o utput and r eceiver l ine s ide i nput s pecifications (gr-253) p arameter m in t yp m ax u nits t ransmitter line side output characteristics transmit output pulse amplitude (measured with txlev = 0) 0.65 0.75 0.90 v pk transmit output pulse amplitude (measured with txlev = 1) 0.90 1.00 1.10 v pk transmit output pulse width 8.6 9.65 10.6 ns transmit output pulse amplitude ratio 0.90 1.00 1.10 transmit intrinsic jitter 0.02 0.05 ui pp r eceiver line side input characteristics receiver sensitivit y (length of cable) 900 1100 feet jitter tolerance @ jitter frequency 400 khz 0.15 ui pp signal level to declare loss of signal refer to table 3 signal level to clear loss of signal refer to table 3 f igure 23. t ransmit o uput p ulse t emplate for ds3 as per b ellcore gr-499 ds3 pulse template -0.2 0 0.2 0.4 0.6 0.8 1 1.2 -1 -0.9 -0.8 -0.7 -0.6 -0.5 -0.4 -0.3 -0.2 -0. 1 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1 1. 1 1.2 1. 3 1.4 time, in ui normalized amplitude lower curve upper curve
xrt75r12 35 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 9: ds3 t ransmitter l ine s ide o utput and r eceiver l ine s ide i nput s pecifications (gr-499) n ote : the above values are at ta = 25 0 c and v dd = 3.3v 5%. t able 8: ds3 p ulse m ask e quations t ime in u nit i ntervals n ormalized a mplitude lower curve -0.85 < t < -0.36 - 0.03 -0.36 < t < 0.36 0.36 < t < 1.4 - 0.03 upper curve -0.85 < t < -0.68 0.03 -0.68 < t < 0.36 0.36 < t < 1.4 0.08 + 0.407 x e -1.84[t-0.36] p arameter m in t yp m ax u nits t ransmitter line side output characteristics transmit output pulse amplitude (measured with txlev = 0) 0.65 0.75 0.85 v pk transmit output pulse amplitude (measured with txlev = 1) 0.90 1.00 1.10 v pk transmit output pulse width 10.10 11.18 12.28 ns transmit output pulse amplitude ratio 0.90 1.00 1.10 transmit intr insic jitter 0.02 0.05 ui pp r eceiver line side input characteristics receiver sensitivit y (length of cable) 900 1100 feet jitter tolerance @ 400 khz (cat ii) 0.15 ui pp signal level to declare loss of signal refer to table 3 signal level to clear loss of signal refer to table 3 0.5 1 2 -- -1 t 0.18 ----------- + ? ? ? ? ?? ?? ?? sin + 0.03 ? 0.5 1 2 -- -1 t 0.34 ----------- + ? ? ? ? ?? ?? ?? sin + 0.03 +
xrt75r12 36 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 4.6 transmit drive monitor this feature is used for monitoring the transmit line for oc currence of fault conditions such as a short circuit on the line or a defective line driver. to activate this fu nction, connect mtip_n pins to the ttip_n lines via a 270 ? resistor and mring_n pins to tring_n lines via 270 ? resistor as shown in figure 24 . when the mtip_n and mring_n are connected to the ttip_n and tring_n lines, the drive monitor circuit monitors the line for transitions. t he dmo_n (drive monitor output) will be asserted ?low? as long as the transitions on the line are detected via mtip_n and mrin g_n. if no transitions on the line are detected for 128 32 txclk_n periods, the dmo_n output toggles ?high? and when the transitions are detected again, dmo_n toggles ?low?. n ote : the drive monitor circuit is only for diagnostic purpose and does not have to be used to operate the transmitter. 4.7 transmitter section on/off the transmitter section of each channel can either be turned on or off. to turn on the transmitter, set the input pin txon to ?high? and write a ?1? to the txon_n control bit. when the tr ansmitter is turned off, ttip_n and tring_n are tri-stated. n otes : 1. this feature provides support for redundancy. 2. if the xrt75r12 is config ured in host mode, to permit a system design ed for redundancy to qu ickly shut-off the defective line card and turn on the back-up line card, writ ing a ?1? to the txon_n control bits transfers the control to txon pin. f igure 24. t ransmit d river m onitor set - up . ttip(n) tring(n) 1:1 r3 75 ? txpos(n) txneg(n) txlineclk(n) tpdata(n) tndata(n) txclk(n) 31.6 ? + 1% 31.6 ? +1% r1 r2 mtip(n) mring(n) 270 ? 270 ? r1 r2
xrt75r12 37 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 5.0 jitter there are three fundamental parameters that describe circuit performance relative to jitter ? jitter tolerance ? jitter transfer ? jitter generation 5.1 j itter t olerance jitter tolerance is a measure of how well a clock and data recovery unit can successf ully recover data in the presence of various forms of jitter. it is characterized by the amount of jitter required to produce a specified bit error rate. the tolerance depends on the frequency content of the jitter. jitter tolerance is measured as the jitter amplitude over a jitter spectrum for which the clo ck and data recovery unit achieves a specified bit error rate (ber). to measure the jitter tolerance as shown in figure 25 , jitter is introduced by the sinusoidal modulation of the serial data bit sequence. input jitter tolerance requirements are specified in terms of compliance with jitter ma sk which is represented as a combination of points. each point corresponds to a minimum amplitude of sinusoidal jitter at a given jitter frequency. 5.1.1 ds3/sts-1 jitter tolerance requirements bellcore gr-499 core spec ifies the minimum requirement of jitter tolerance for category i and category ii. the jitter tolerance requirement for category ii is the most stringent. figure 26 shows the jitter tolerance curve as per gr-499 specification. f igure 25. j itter t olerance m easurements freq synthesizer pattern generator dut xrt75r12 error detector modulation freq. data clock
xrt75r12 38 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 5.1.2 e3 jitter tolerance requirements itu-t g.823 standard specifies that the clock and data recove ry unit must be able to to lerate jitter up to certain specified limits. figure 27 shows the tolerance curve. as shown in the figures above, in the jitter tolerance measurement, the dark line indicates the minimum level of jitter that the e3/ds3/sts-1 co mpliant component must tolerate. table 10 below shows the jitter amplitude versus the modulation frequency for various standards. f igure 26. i nput j itter t olerance f or ds3/sts-1 f igure 27. i nput j itter t olerance for e3 0.01 0.03 15 1.5 0.3 2 20 0.15 jitter amplitude (ui pp ) jitter frequency (khz) 10 5 0.3 100 0.1 gr-253 sts-1 gr-499 cat ii gr-499 cat i 64 41 xrt75r12 0.1 1.5 1 10 jitter amplitude (ui pp ) jitter frequency (khz) 800 itu-t g.823 64 10 0.3 xrt75r12
xrt75r12 39 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 5.2 j itter t ransfer jitter transfer function is defined as the ratio of jitter on the output relative to the jitter applied on the input versus frequency. there are two distinct characteristics in jitter transfer, jitter gain (jitter peaking) defined as the highest ratio above 0db and jitter tr ansfer bandwidth. the overall jitter transfer bandwidth is controlled by a low bandwidth loop, typically using a volt age-controlled crystal oscillator (vcxo). the jitter transfer function is a ratio between the jitter output and jitter input for a component, or system often expressed in db. a negative db jitter transfer indicates the element removed jitter. a positive db jitter transfer indicates the element added jitter. a zero db jitter tr ansfer indicates the element had no effect on jitter. table 11 shows the jitter transfer characteristics and/or jitte r attenuation specifications for various data rates: n ote : the above specifications can be met only with a jitte r attenuator that supports e3/ds3/sts-1 rates. 5.3 jitter attenuator an advanced crystal-less jitter attenuator per channe l is included in the xrt75r12. the jitter attenuator requires no external crystal nor high-frequency reference clock. by clearing or setting the jatx/rx_n bits in the channel control registers selects the jitter attenuator either in the receive or transmit path on per channel basis. the fifo size can be either 16-bit or 32-bit . the bits ja0_n and ja1_n can be set to appropriate combination to select the different fifo sizes or to disable the jitter attenuator on a per channel basis. data is clocked into the fifo with the asso ciated clock signal (txclk or rxclk) and clocked out of the fifo with the dejittered clock. when the fifo is within two bits of over flowing or underflowing, the fifo limit status bit, fl_n is set to ?1? in the alarm status register. reading this bit clears the fifo and resets the bit into default state. n ote : it is recommended to select the 16-bit fifo for delay-sensitive applications as well as for removing smaller amounts of jitter. table 12 specifies the jitter tr ansfer mask requirements for various data rates: t able 10: j itter a mplitude versus m odulation f requency (j itter t olerance ) b it r ate ( kb / s ) s tandard i nput j itter a mplitude (ui p - p ) m odulation f requency a1 a2 a3 f 1(h z ) f 2(h z ) f 3( k h z ) f 4( k h z ) f 5( k h z ) 34368 itu-t g.823 1.5 0.15 - 100 1000 10 800 - 44736 gr-499 core cat i 5 0.1 - 10 2.3k 60 300 - 44736 gr-499 core cat ii 10 0.3 - 10 669 22.3 300 - 51840 gr-253 core cat ii 15 1.5 0.15 10 30 300 2 20 t able 11: j itter t ransfer s pecification /r eferences e3 ds3 sts-1 etsi tbr-24 gr-499 core section 7.3.2 category i and category ii gr-253 core section 5.6.2.1
xrt75r12 40 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator the jitter attenuator within the xrt75r12 meets the latest jitter attenuation specifications and/or jitter transfer characteristics as shown in the figure 28 . 5.3.1 j itter g eneration jitter generation is defined as the process whereby jitter appears at the output port of the digital equipment in the absence of applied input jitter. jitter generation is measured by sending jitter free data to the clock and data recovery circuit and measuring the amount of jitter on the output clock or the re-timed data. since this is essentially a noise measurement, it requires a definition of bandwidth to be meaningful. the bandwidth is set according to the data rate. in general, the jitter is measured over a band of frequencies. t able 12: j itter t ransfer p ass m asks r ate ( kbits ) m ask f1 (h z ) f2 (h z ) f3 (h z ) f4 ( k h z ) a1( db) a2( db) 34368 g. 8 2 3 etsi-tbr-24 100 300 3 k 800 k 0.5 -19.5 44736 gr-499, cat i gr-499, cat ii gr-253 core 10 10 10 10k 56.6k 40 - - - 15k 300k 15k 0.1 0.1 0.1 - - - 51840 gr-253 core 10 40k - 400k 0.1 - f igure 28. j itter t ransfer r equirements and j itter a ttenuator p erformance f1 a1 f2 jitter amplitude jitter frequency (khz) a2 f3 f4
xrt75r12 41 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 6.0 diagnostic features 6.1 prbs generator and detector the xrt75r12 contains an on-chip pseudo random bi nary sequence (prbs) generator and detector for diagnostic purpose . with the prbsen_n bit = ?1?, th e transmitter will send out prbs of 2 23 -1 in e3 rate or 2 15 -1 in sts-1/ds3 rate. at the same time, the receiver prbs detector is also enabled. when the correct prbs pattern is detected by the rece iver, the rneg/lcv pin will go ?low? to indicate prbs synchronization has been achieved. when the prbs de tector is not in sync the prbsls bi t will be set to ?1? and rneg/lcv pin will go ?high?. with the prbs mode enabled, the user can also insert a single bit error by togg ling ?insprbs? bit. this is done by writing a ?1? to insprbs bi t. the receiver at rneg/lcv pin will pulse ?high? for one rxclk cycle for every bit error detected. any subsequent single bit erro r insertion must be done by first writing a ?0? to insprbs bit and followed by a ?1?. figure 29 shows the status of rneg/lcv pin when the xrt75r12 is configured in prbs mode. n ote : in prbs mode, the device is forced to operate in single-rail mode. f igure 29. prbs mode rxclk rxneg/lcv sync loss prbs sync single bit error
xrt75r12 42 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 6.2 loopbacks the xrt75r12 offers three loopback modes for diagno stic purposes. the loopback modes are selected via the rlb_n and llb_n bits n the channel control registers select the loopback modes. 6.2.1 analog loopback in this mode, the transmitter outputs ttip_n and tring_n are internally connected to the receiver inputs rtip_n and rring_n as shown in figure 30 . data and clock are output at rxclk_n, rxpos_n and rxneg_n pins for the corresponding transceiver. analog loopback exercises most of the functional blocks of the device including the jitter attenuator which can be selected in either the transmit or receive path. n otes : 1. in the analog loopback mode, data is also output via ttip_n and tring_n pins. 2. signals on the rtip_n and rring_n pins are ignored during analog loopback. f igure 30. a nalog l oopback tring ttip rring rtip rxpos rxneg rxclk txneg txclk txpos hdb3/b3zs encoder hdb3/b3zs decoder jitter attenuator jitter attenuator timing control data & clock recovery tx rx
xrt75r12 43 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 6.2.2 digital loopback when the digital loopback is selected, the transmit clock txclk_n and transmit data inputs (txpos_n & txneg_n are looped back and output onto the rxclk_n, rxpos_n and rxneg_n pins as shown in figure 31 . 6.2.3 remote loopback with remote loopback activated as shown in figure 32 , the receive data on rtip and rring is looped back after the jitter attenuator (if selected in receive or transm it path) to the transmit pa th using rxclk as transmit timing. the receive data is also output via the rxpos and rxneg pins. n ote : input signals on txclk, txpos and txneg are ignored during remote loopback. f igure 31. d igital l oopback f igure 32. r emote l oopback tring ttip rring rtip rxpos rxneg rxclk txneg txclk txpos hdb3/b3zs encoder hdb3/b3zs decoder jitter attenuator jitter attenuator timing control data & clock recovery tx rx tring ttip rring rtip rxpos rxneg rxclk txneg txclk txpos hdb3/b3zs encoder hdb3/b3zs decoder jitter attenuator jitter attenuator timing control data & clock recovery tx rx
xrt75r12 44 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 6.3 transmit all ones (taos) transmit all ones (taos) can be set by setting the taos _n control bits to ?1? in the channel control registers. when the taos is set, the transmit section generates and transmits a continuous ami all ?1?s? pattern on ttip_n and tring_n pins. the frequency of this ones patte rn is determined by txclk_ n. the taos data path is shown in figure 33 . taos does not operate in analog loopback or remote loopback modes, however will function in digital loopback mode. f igure 33. t ransmit a ll o nes (taos) tring ttip rring rtip rxpos rxneg rxclk txneg txclk txpos hdb3/b3zs encoder hdb3/b3zs decoder jitter attenuator jitter attenuator timing control data & clock recovery tx rx taos transmit all 1's
xrt75r12 45 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 7.0 microprocessor interface block the microprocessor interface section supports communi cation between the local microprocessor (p) and the liu. the xrt75r12 supports a parallel interface asyn chronously or synchronously timed to the liu. the microprocessor interface is selected by the state of the pmode input pin. selecting the microprocessor interface mode is shown in table 13 . the local p configures the liu by wr iting data into specific addressable, on-chip read/write registers. the p provides the signals which are required for a general purpose microprocessor to read or write data into these registers. the p also supports polled and interr upt driven environments. a simplified block diagram of the microprocessor is shown in figure 34 . 7.1 the microprocessor interface block signals the liu may be configured into different operating modes and have its performance monitored by software through a standard microprocessor using data, address and control signals. these interface signals are described below in table 14 . the microprocessor interface can be configured to operate in asynchronous mode or synchronous mode. t able 13: s electing the m icroprocessor i nterface m ode p mode m icroprocessor m ode "low" asynchronous mode "high" synchronous mode f igure 34. s implified b lock d iagram of the m icroprocessor i nterface b lock t able 14: xrt75r12 m icroprocessor i nterface s ignals p in n ame t ype d escription pmode i microprocessor interface mode select input pin this pin is used to specify the microprocessor interface mode. d[7:0] i/o bi-directional data bus for register "read" or "write" operations. addr[7:0] i eight-bit address bus inputs the xrt75r12 liu microprocessor interface uses a direct address bus. this address bus is provided to permit the user to select an on-chip register for read/write access. microprocessor interface wr rd pmode rdy reset pclk cs int addr[7:0] d[7:0]
xrt75r12 46 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 7.2 asynchronous and synchronous description whether the liu is configured for asynchronous or synchronous mode, the following descriptions apply. the synchronous mode requires an input clock (pclk) to be used as the microprocessor timing reference. read and write operations are described below. read cycle (for pmode = "0" or "1") whenever the local p wishes to read the conten ts of a register, it should do the following. 1. place the address of the target register on the address bus input pins addr[7:0]. 2. while the p is placing this address value on the address bus, the address decoding circuitry should assert the cs pin of the liu, by toggling it "low". this action enables communication between the p and the liu microprocessor interface block. 3. next, the p should indicate that this curren t bus cycle is a read operation by toggling the rd input pin "low". this action enables the bi-directio nal data bus output drivers of the liu. 4. after the p toggles the read signa l "low", the liu will toggle the rdy output pin "low". the liu does this to inform the p that the data is available to be read by the p, and that it is ready for the next command. 5. after the p detects the rdy signal and has read the data, it can terminate the read cycle by toggling the rd input pin "high". 6. the cs input pin must be pulled "high" before a new command can be issued. write cycle (for pmode = "0" or "1") whenever a local p wishes to write a byte or word of data into a register within the liu, it should do the following. 1. place the address of the target register on the address bus input pins addr[7:0]. 2. while the p is placing this address value on the address bus, the address decoding circuitry should assert the cs pin of the liu, by toggling it "low". this action enables communication between the p and the liu microprocessor interface block. 3. the p should then place the byte or word that it inte nds to write into the target register, on the bi-direc - tional data bus d[7:0]. 4. next, the p should indicate that this curren t bus cycle is a write operation by toggling the wr input pin "low". this action enables the bi-directional data bus input drivers of the liu. cs i chip select input this active low signal selects the microprocessor interface of the xrt75r12 liu and enables read/write operations with the on-chip register locations. rd i read signal this active low input functions as the read signal from the local p. when this pin is pulled ?low? (if cs is ?low?) the liu is informed that a read operation has been requested and begins the proces s of the read cycle. wr i write signal this active low input functions as the write signal from the local p. when this pin is pulled ?low? (if cs is ?low?) the liu is informed that a write operation has been requested and begins the process of the write cycle. rdy o ready output this active low signal is provided by t he liu device. it i ndicates that the cur - rent read or write cycle is complete, and the liu is waiting for the next command. int o interrupt output this active low signal is pr ovided by the liu to alert the local mp that a change in alarm status has occured. this pin is reset upon read (rur) once the alarm sta - tus registers have been cleared. reset i reset input this active low input pin is used to reset the liu. t able 14: xrt75r12 m icroprocessor i nterface s ignals p in n ame t ype d escription
xrt75r12 47 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 5. after the p toggles the write signal "low", the liu will toggle the rdy output pin "low". the liu does this to inform the p that the data has been written into the internal register location, and that it is ready for the next command. 6. the cs input pin must be pulled "high" before a new command can be issued. f igure 35. a synchronous p i nterface s ignals d uring p rogrammed i/o r ead and w rite o perations t able 15: a synchronous t iming s pecifications s ymbol p arameter m in m ax u nits t 0 valid address to cs falling edge 0 - ns t 1 cs falling edge to rd assert 0 - ns t 2 rd assert to rdy assert - 65 ns na rd pulse width (t 2 ) 70 - ns t 3 cs falling edge to wr assert 0 - ns t 4 wr assert to rdy assert - 65 ns na wr pulse width (t 4 ) 70 - ns cs addr[7:0] d[7:0] rd wr rdy valid data for readback data available to write into the liu read operation write operation t 0 t 0 t 1 t 4 t 2 t 3 valid address valid address
xrt75r12 48 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator n ote : 1. this timing parameter is based on the frequency of the synchronous clock (pclk). to determine the access time, use the following formula: (pclk period * 2) + 5ns 7.3 register map f igure 36. s ynchronous p i nterface s ignals d uring p rogrammed i/o r ead and w rite o perations t able 16: s ynchronous t iming s pecifications s ymbol p arameter m in m ax u nits t 0 valid address to cs falling edge 0 - ns t 1 cs falling edge to rd assert 0 - ns t 2 rd assert to rdy assert - 35 ns, see note 1 na rd pulse width (t 2 ) 40 - ns t 3 cs falling edge to wr assert 0 - ns t 4 wr assert to rdy assert - 35 ns, see note 1 na wr pulse width (t 4 ) 40 - ns pclk period 15 ns pclk duty cycle pclk "high/low" time t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame 0x00 cr0 apst r/w aps transmit redundancy control register 0-5 c hannel 0 c ontrol r egisters 0x01 cr1 ier0 r/w source level interrupt enable register - ch 0 0x02 cr2 isr0 rur source level interrupt status register ch 0 cs addr[7:0] d[7:0] rd wr rdy valid data for readback data available to write into the liu read operation write operation t 0 t 0 t 1 t 4 t 2 t 3 valid address valid address pclk
xrt75r12 49 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 0x03 cr3 as0 r/o alarm status register - ch 0 0x04 cr4 tc0 r/w transmit control register - ch 0 0x05 cr5 rc0 r/w receive control register - ch 0 0x06 cr6 cc0 r/w channel control register - ch 0 0x07 cr7 ja0 r/w jitter attenuator control register - ch 0 0x08 cr8 apsr r/w aps receive redundancy control register 0-5 0x09 0x0a cr10 em0 r/w error counter ms byte ch 0 0x0b cr11 el0 r/w error counter ls byte 0x0c cr12 eh0 r/w error counter holding register 0x0d 0x0e 0x0f 0x10 c hannel 1 c ontrol r egisters 0x11 cr17 ier1 r/w source level interrupt enable register - ch 1 0x12 cr18 isr1 rur source level interrupt status register - ch 1 0x13 cr19 as1 r/o alarm status register - ch 1 0x14 cr20 tc0 r/w transmit control register - ch 1 0x15 cr21 rc1 r/w receive control register - ch 1 0x16 cr22 cc1 r/w channel control register - ch 1 0x17 cr23 ja1 r/w jitter attenuator control register - ch 1 0x18 0x19 0x1a cr26 em1 r/w error counter msbyte ch 1 0x1b cr27 el1 r/w error counter lsbyte 0x1c cr28 eh1 r/w error counter holding register 0x1d 0x1e 0x1f 0x20 c hannel 2 c ontrol r egisters t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 50 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 0x21 cr33 ier2 r/w source level interrupt enable register - ch 2 0x22 cr34 isr2 rur source level interrupt status register - ch 2 0x23 cr35 as2 r/o alarm status register - ch 2 0x24 cr36 tc2 r/w transmit control register - ch 2 0x25 cr37 rc2 r/w receive control register - ch 2 0x26 cr38 cc2 r/w channel control register - ch 2 0x27 cr39 ja2 r/w jitter attenuator control register - ch 2 0x28 0x29 0x2a cr42 em2 r/w error counter msbyte ch 2 0x2b cr43 el2 r/w error counter lsbyte 0x2c cr44 eh2 r/w error counter holding register 0x2d 0x2e 0x2f 0x30 c hannel 3 c ontrol r egisters 0x31 cr49 ier3 r/w source level interrupt enable register - ch 3 0x32 cr50 isr3 rur source level interrupt status register - ch 3 0x33 cr51 as3 r/o alarm status register - ch 3 0x34 cr52 tc3 r/w transmit control register - ch 3 0x35 cr53 rc3 r/w receive control register - ch 3 0x36 cr54 cc3 r/w channel control register - ch 3 0x37 cr55 ja3 r/w jitter attenuator control register - ch 3 0x38 0x39 0x3a cr58 em3 r/w error counter msbyte ch 3 0x3b cr59 el3 r/w error counter lsbyte 0x3c cr60 eh3 r/w error counter holding register 0x3d 0x3e 0x3f t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 51 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 0x40 c hannel 4 c ontrol r egisters 0x41 cr65 ier4 r/w source level interrupt enable register - ch 4 0x42 cr66 isr4 rur source level interrupt status register - ch 4 0x43 cr67 as4 r/o alarm status register - ch 4 0x44 cr68 tc4 r/w transmit control register - ch 4 0x45 cr69 rc4 r/w receive control register - ch 4 0x46 cr70 cc4 r/w channel control register - ch 4 0x47 cr71 ja4 r/w jitter attenuator control register - ch 4 0x48 0x49 0x4a cr74 em4 r/w error counter msbyte ch 4 0x4b cr75 el4 r/w error counter lsbyte 0x4c cr76 eh4 r/w error counter holding register 0x4d 0x4e 0x4f 0x50 c hannel 5 c ontrol r egisters 0x51 cr81 ier5 r/w source level interrupt enable register - ch 5 0x52 cr82 isr5 rur source level interrupt status register - ch 5 0x53 cr83 as5 r/o alarm status register - ch 5 0x54 cr84 tc5 r/w transmit control register - ch 5 0x55 cr85 rc5 r/w receive control register - ch 5 0x56 cr86 cc5 r/w channel control register - ch 5 0x57 cr87 ja5 r/w jitter attenuator control register - ch 5 0x58 0x59 0x5a cr90 em5 r/w error counter msbyte ch 5 0x5b cr91 el5 r/w error counter lsbyte 0x5c cr92 eh5 r/w error counter holding register 0x5d t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 52 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 0x5e 0x5f 0x60 cr96 cie r/w channel 0-5 interrupt enable flags 0x61 cr97 cis r/o channel 0-5 interrupt status flags 0x62 0x63 0x64 0x65 0x66 0x67 0x68 0x65 0x69 0x6a 0x6b 0x6c 0x6d 0x6e cr110 pn r/o device part number register 0x6f cr111 vn r/o chip revision number register 0x70 0x71 0x72 0x73 0x74 0x75 0x76 0x77 0x78 0x75 0x79 0x7a 0x7b t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 53 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 0x7c 0x7d 0x7e 0x7f 0x80 cr128 apst r/w aps transmit redundancy control register 6-11 c hannel 6 c ontrol r egisters 0x81 cr129 ier6 r/w source level interrupt enable register - ch 6 0x82 cr130 isr6 rur source level interrupt status register - ch 6 0x83 cr131 as6 r/o alarm status register - ch 6 0x84 cr132 tc6 r/w transmit control register - ch 6 0x85 cr133 rc6 r/w receive control register - ch 6 0x86 cr134 cc6 r/w channel control register - ch 6 0x87 cr135 ja6 r/w jitter attenuator control register - ch 6 0x88 cr136 apsr r/w aps receive redundancy control register 6-11 0x89 0x8a cr138 em6 r/w error counter msbyte ch 6 0x8b cr139 el6 r/w error counter lsbyte 0x8c cr140 eh6 r/w error counter holding register 0x8d 0x8e 0x8f 0x90 c hannel 7 c ontrol r egisters 0x91 cr145 ier7 r/w source level interrupt enable register - ch 7 0x92 cr146 isr7 rur source level interrupt status register - ch 7 0x93 cr147 as7 r/o alarm status register - ch 7 0x94 cr148 tc7 r/w transmit control register - ch 7 0x95 cr149 rc7 r/w receive control register - ch 7 0x96 cr150 cc7 r/w channel control register - ch 7 0x97 cr151 ja7 r/w jitter attenuator control register - ch 7 0x98 0x99 t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 54 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 0x9a cr154 em7 r/w error counter msbyte ch 7 0x9b cr155 el7 r/w error counter lsbyte 0x9c cr156 eh7 r/w error counter holding register 0x9d 0x9e 0x9f 0xa0 c hannel 8 c ontrol r egisters 0xa1 cr161 ier8 r/w source level interrupt enable register - ch 8 0xa2 cr162 isr8 rur source level interrupt status register - ch 8 0xa3 cr163 as8 r/o alarm status register - ch 8 0xa4 cr164 tc8 r/w transmit control register - ch 8 0xa5 cr165 rc8 r/w receive control register - ch 8 0xa6 cr166 cc8 r/w channel control register - ch 8 0xa7 cr167 ja8 r/w jitter attenuator control register - ch 8 0xa8 0xa9 0xaa cr170 em8 r/w error counter msbyte ch 8 0xab cr171 el8 r/w error counter lsbyte 0xac cr172 eh8 r/w error counter holding register 0xad 0xae 0xaf 0xb0 c hannel 9 c ontrol r egisters 0xb1 cr177 ier9 r/w source level interrupt enable register - ch 9 0xb2 cr178 isr9 rur source level interrupt status register - ch 9 0xb3 cr179 as9 r/o alarm status register - ch 9 0xb4 cr180 tc9 r/w transmit control register - ch 9 0xb5 cr181 rc9 r/w receive control register - ch 9 0xb6 cr182 cc9 r/w channel control register - ch 9 0xb7 cr183 ja9 r/w jitter attenuator control register - ch 9 t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 55 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 0xb8 0xb9 0xba cr186 em9 r/w error counter msbyte ch 9 0xbb cr187 el9 r/w error counter lsbyte 0xbc cr188 eh9 r/w error counter holding register 0xbd 0xbe 0xbf 0xc0 c hannel 10 c ontrol r egisters 0xc1 cr193 ier10 r/w source level interrupt enable register - ch 10 0xc2 cr194 isr10 rur source level interrupt status register - ch 10 0xc3 cr195 as10 r/o alarm status register - ch 10 0xc4 cr196 tc10 r/w transmit control register - ch 10 0xc5 cr197 rc10 r/w receive control register - ch 10 0xc6 cr198 cc10 r/w channel control register - ch 10 0xc7 cr199 ja10 r/w jitter attenuator control register - ch 10 0xc8 0xc9 0xca cr202 em10 r/w error counter msbyte ch 10 0xcb cr203 el10 r/w error counter lsbyte 0xcc cr204 eh10 r/w error counter holding register 0xcd 0xce 0xcf 0xd0 c hannel 11 c ontrol r egisters 0xd1 cr209 ier11 r/w source level interrupt enable register - ch 11 0xd2 cr210 isr11 rur source level interrupt status register - ch 11 0xd3 cr211 as11 r/o alarm status register - ch 11 0xd4 cr212 tc11 r/w transmit control register - ch 11 0xd5 cr213 rc11 r/w receive control register - ch 11 t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 56 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 0xd6 cr214 cc11 r/w channel control register - ch 11 0xd7 cr215 ja11 r/w jitter attenuator control register - ch 11 0xd8 0xd9 0xda cr218 em11 r/w error counter msbyte ch 11 0xdb cr219 el11 r/w error counter lsbyte 0xdc cr229 eh11 r/w error counter holding register 0xdd 0xde 0xdf 0xe0 cr224 cie r/w channel 6-11 interrupt enable flags 0xe1 cr225 cis r/o channel 6-11 interrupt status flags 0xe2 0xe3 0xe4 0xe5 0xe6 0xe7 0xe8 0xe5 0xe9 0xea 0xeb 0xec 0xed 0xee 0xef 0xf0 0xf1 0xf2 0xf3 0xf4 t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 57 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 the global/chip-level registers the register set, within the xrt75r12 contains ten gl obal or chip-level registers. these registers control operations in more than one channel or apply to th e complete chip. this se ction will present detailed information on the global registers. 0xf5 0xf6 0xf7 0xf8 0xf5 0xf9 0xfa 0xfb 0xfc 0xfd 0xfe 0xff t able 18: l ist and a ddress l ocations of g lobal r egisters a ddress c ommand r egister l abel t ype r egister n ame 0x00 cr0 apst r/w aps transmit redundancy control register 0-5 0x08 cr8 apsr r/w aps receive redundancy control register 0-5 0x80 cr128 apst r/w aps transmit redundancy control register 6-11 0x88 cr136 apsr r/w aps receive redundancy control register 6-11 0x60 cr96 cie r/w channel 0-5 interrupt enable flags 0x61 cr97 cis r/o channel 0-5 interrupt status flags 0xe0 cr224 cie r/w channel 6-11 interrupt enable flags 0xe1 cr225 cis r/o channel 6-11 interrupt status flags 0x6e cr110 pn rom device part number register 0x6f cr111 vn rom chip revision/version number register t able 17: c ommand r egister a ddress m ap , within the xrt75r12 a ddress (h ex ) c ommand r egister (d ecimal ) l abel t ype r egister n ame
xrt75r12 58 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator register description - global registers t able 19: aps/r edundancy t ransmit c ontrol r egister - cr0 (a ddress l ocation = 0 x 00) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved txon ch 5 txon ch 4 txon ch 3 txon ch 2 txon ch 1 txon ch 0 r/w r/w r/w r/w r/w r/w b it n umber n ame t ype d escription 7,6 reserved 5 4 3 2 1 0 txon ch 5 txon ch 4 txon ch 3 txon ch 2 txon ch 1 txon ch 0 r/w transmit section on - channel n this read/write bit-field is used to turn on or turn off the transmit driver associated with channel n. if the user turns on the transmit driver, then channel n will transmit ds3, e3 or sts-1 pulses on the line via the ttip_n and tring_ n output pins. conversely, if the user turns off the tran smit driver, then the ttip_n and tring_n output pins will be tri-stated. 0 - shuts off the transmit driver associated with channel n and tri-states the ttip_n and tring_ n output pins. 1 - turns on the transmit driver associated with channel n. n ote : the master txon control pin(pin # p4) must be in a high state (logic 1) for this operation to turn on any channel. t able 20: aps/r edundancy r ecieve c ontrol r egister - cr8 (a ddress l ocation = 0 x 08) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved rxon ch 5 rxon ch 4 rxon ch 3 rxon ch 2 rxon ch 1 rxon ch 0 r/w r/w r/w r/w r/w r/w b it n umber n ame t ype d escription 7,6 reserved 5 4 3 2 1 0 rxon ch 5 rxon ch 4 rxon ch 3 rxon ch 2 rxon ch 1 rxon ch 0 r/w receive section on - channel n this read/write bit-field is used to turn on or turn off the receiver associated with channel n on a per channel basis. if the user turns on the receiver, then channel n will receive ds3, e3 or sts-1 pulses on t he line via the rtip_n and rring_ n input pins. conversely, if the user turns off the receiver driver (for channel n), the rtip_n and rring_n input pins will be in a high impedance state. 0 - shuts off the receive driver associated with channel n and puts the rtip_n and rring_ n input pins in a high impedance state. 1 - turns on the receive driver associated with channel n.
xrt75r12 59 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 21: aps/r edundancy t ransmit c ontrol r egister - cr128 (a ddress l ocation = 0 x 80) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved txon ch 11 txon ch 10 txon ch 9 txon ch 8 txon ch 7 txon ch 6 r/w r/w r/w r/w r/w r/w b it n umber n ame t ype d escription 7,6 reserved 5 4 3 2 1 0 txon ch 11 txon ch 10 txon ch 9 txon ch 8 txon ch 7 txon ch 6 r/w transmit section on - channel n this read/write bit-field is used to turn on or turn off the transmit driver associated with channel n. if the user turns on the transmit driver, then channel n will transmit ds3, e3 or sts-1 pulses on the line via the ttip_n and tring_ n output pins. conversely, if the user turns off the tran smit driver, then the ttip_n and tring_n output pins will be tri-stated. 0 - shuts off the transmit driver associat ed with channel n and tri-states the ttip_n and tring_ n output pins. 1 - turns on the transmit driver associated with channel n. n ote : the master txon control pin(pin # p4) must be in a high state (logic 1) for this operation to turn on any channel. t able 22: aps/r edundancy r ecieve c ontrol r egister - cr136 (a ddress l ocation = 0 x 88) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved rxon ch 11 rxon ch 10 rxon ch 9 rxon ch 8 rxon ch 7 rxon ch 6 r/w r/w r/w r/w r/w r/w b it n umber n ame t ype d escription 7,6 reserved 5 4 3 2 1 0 rxon ch 11 rxon ch 10 rxon ch 9 rxon ch 8 rxon ch 7 rxon ch 6 r/w receive section on - channel n this read/write bit-field is used to turn on or turn off the receiver associated with channel n on a per channel basis. if the user turns on the receiver, then channel n will receive ds3, e3 or sts-1 pulses on t he line via the rtip_n and rring_ n input pins. conversely, if the user turns off the receiver driver (for channel n), the rtip_n and rring_n input pins will be in a high impedance state. 0 - shuts off the receive driver associated with channel n and puts the rtip_n and rring_ n input pins in a high impedance state. 1 - turns on the receive driver associated with channel n.
xrt75r12 60 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 23: c hannel l evel i nterrupt e nable r egister - cr96 (a ddress l ocation = 0 x 60) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved channel 5 interrupt enable channel 4 interrupt enable channel 3 interrupt enable channel 2 interrupt enable channel 1 interrupt enable channel 0 interrupt enable r/w r/w r/w r/w r/w r/w b it n umber n ame t ype d escription 7,6 unused 5 4 3 2 1 0 channel 5 interrupt enable channel 4 interrupt enable channel 3 interrupt enable channel 2 interrupt enable channel 1 interrupt enable channel 0 interrupt enable r/w channel n interrupt enable bit: this read/write bit is used to: ? to enable channel n for interrupt generation at the channel level ? to disable all interrupts associated with channel n within the xrt75r12 this is a "master" enable bit for each channel. this bit allows control on a per channel basis to signal the host of selected error conditions. if a bit is cleared, no interrupts from that channel will be sent to the host via the int . if the bit is set (logic 1), any generated interrupt in channel n that has been enabled in the interrupt enable register (iern) for the channel will activate the int pin to the host. 0 - disables all channel n related interrupts. 1 - enables channel n-related interrupts. the user must enable individual channel n related interrupts at the source level, before they are can generate an interrupt.
xrt75r12 61 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 24: c hannel l evel i nterrupt s tatus r egister - cr97 (a ddress l ocation = 0 x 61) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved channel 5 interrupt sta - tus channel 4 interrupt sta - tus channel 3 interrupt sta - tus channel 2 interrupt sta - tus channel 1 interrupt sta - tus channel 0 interrupt sta - tus r/o r/o r/o r/o r/o r/o b it n umber n ame t ype d escription 7, 6 reserved 5 4 3 2 1 0 channel 5 interrupt status channel 4 interrupt status channel 3 interrupt status channel 2 interrupt status channel 1 interrupt status channel 0 interrupt status r/o channel n interrupt status bit: this read-only bit-field indicates whether the xrt75r12 has a pending channel n-related interrupt that is awaiting service. the first six channels are serviced through this location and the other six at address 0xe1. these two registers are used by the host to identify the source channel of an active interrupt. 0 - indicates that there is no ch annel n-related interrupt awaiting service. 1 - indicates that there is at l east one channel n-related interrupt awaiting service. in this case, the user's interrupt service routine should be written such that the microprocessor will now proceed to read out the contents of the source level interrupt status reg - ister - channel n (address locations = 0xn2) to determine the exact source of the interrupt request. n ote : once this bit-field is set to "1", it will not be cleared back to "0" until the user has read out the contents of the source- level interrupt status register bit, that corresponds to the interrupt request channel.
xrt75r12 62 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 25: c hannel l evel i nterrupt e nable r egister - cr224 (a ddress l ocation = 0 x e0) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved channel 11 interrupt enable channel 10 interrupt enable channel 9 interrupt enable channel 8 interrupt enable channel 7 interrupt enable channel 6 interrupt enable r/w r/w r/w r/w r/w r/w b it n umber n ame t ype d escription 7,6 reserved 5 4 3 2 1 0 channel 11 interrupt enable channel 10 interrupt enable channel 9 interrupt enable channel 8 interrupt enable channel 7 interrupt enable channel 6 interrupt enable r/w channel n interrupt enable bit: this read/write bit is used to: ? to enable channel n for interrupt generation at the channel level ? to disable all interrupts associated with channel n within the xrt75r12 this is a "master" enable bit for each channel. this bit allows control on a per channel basis to signal the host of selected error conditions. if a bit is cleared, no interrupts from that channel will be sent to the host via the int pin. if the bit is set (logic 1), any generated interrupt in channel n that has been enabled in the interrupt enable register (iern) for the channel will activate the int pin to the host. 0 - disables all channel n related interrupts. 1 - enables channel n-related interrupts. the user must enable individual channel n related interrupts at the source level, before they are can generate an interrupt.
xrt75r12 63 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 26: c hannel l evel i nterrupt s tatus r egister - cr225 (a ddress l ocation = 0 x e1) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved reserved channel 11 interrupt status channel 10 interrupt status channel 9 interrupt status channel 8 interrupt status channel 7 interrupt status channel 6 interrupt status r/o r/o r/o r/o r/o r/o b it n umber n ame t ype d escription 7, 6 reserved 5 4 3 2 1 0 channel 11 interrupt status channel 10 interrupt status channel 9 interrupt status channel 8 interrupt status channel 7 interrupt status channel 6 interrupt status r/o channel n interrupt status bit: this read-only bit-field indicates whether the xrt75r12 has a pending channel n-related interrupt that is awaiting service. the last six channels are serviced through this location and the other six at address 0x61. these two registers are used by the host to identify the source channel of an active interrupt. 0 - indicates that there is no ch annel n-related interrupt awaiting ser - vice. 1 - indicates that there is at least one channel n-related interrupt await - ing service. in this case, the user's interrupt service routine should be written such that the microprocesso r will now proceed to read out the contents of the source level inte rrupt status register - channel n (address locations = 0xn2) to determi ne the exact source of the inter - rupt request. n ote : once this bit-field is set to "1", it will not be cleared back to "0" until the user has r ead out the contents of the source-level interrupt status register bit, t hat corresponds to the interrupt request channel. t able 27: d evice /p art n umber r egister - cr110 (a ddress l ocation = 0 x 6e) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 part number id value r/o r/o r/o r/o r/o r/o r/o r/o 0 1 1 1 1 0 0 0 b it n umber n ame t ype d efault v alue d escription 7 - 0 part number id value r/o 0x78 part number id value: this read-only register contains a unique value for the xrt75r12. this value will always be 0x78.
xrt75r12 64 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 28: c hip r evision n umber r egister - cr111 (a ddress l ocation = 0 x 6f) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 chip revision number value r/o r/o r/o r/o r/o r/o r/o r/o 0 0 0 0 x x x x b it n umber n ame t ype d efault v alue d escription 7 - 0 chip revision number value r/o 0x0# chip revision number value: this read-only register cont ains a value that represents the current revision of this xrt75r12. this revision number will always be in the form of "0x0#", where "#" is a hexadeci - mal value that specifies the cu rrent revision of the chip. for example, the very first revision of this chip will contain the value "0x01".
xrt75r12 65 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 the per-channel registers the xrt75r12 consists of 120 per-channel regist ers (12 channels and 10 registers per channel). table 29 presents the overall register map with the per-channel registers unshaded. register description - per channel registers t able 29: xrt75r12 r egister map showing i nterrupt e nable r egisters (ier_ n ) a ddress l ocation 0123456789abcdef 0x0- apst ier0 isr0 as0 tc0 rc0 cc0 ja0 apsr em0 el0 eh0 0 x 1- ier1 isr1 as1 tc1 rc1 cc1 ja1 em1 el1 eh1 0x2- ier2 isr2 as2 tc2 rc2 cc2 ja2 em2 el2 eh2 0x3- ier3 isr3 as3 tc3 rc3 cc3 ja3 em3 el3 eh3 0x4- ier4 isr4 as4 tc4 rc4 cc4 ja4 em4 el4 eh4 0x5- ier5 isr5 as5 tc5 rc5 cc5 ja5 em5 el5 eh5 0x6- cie cis pn vn 0x7- 0x8- apst ier6 isr6 as6 tc6 rc6 cc6 ja6 apsr em6 el6 eh6 0 x 9- ier7 isr7 as7 tc7 rc7 cc7 ja7 em7 el7 eh7 0xa- ier8 isr8 as8 tc8 rc8 cc8 ja8 em8 el8 eh8 0xb- ier9 isr9 as9 tc9 rc9 cc9 ja9 em9 el9 eh9 0xc- ier10 isr10 as10 tc10 rc10 cc10 ja10 em10 el10 eh10 0xd- ier11 isr11 as11 tc11 rc11 cc11 ja11 em11 el11 eh11 0xe- cie cis 0xf-
xrt75r12 66 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 30: s ource l evel i nterrupt e nable r egister - c hannel n a ddress l ocation = 0 xm 1 ( n = [0:11] & m = 0-5 & 8-d) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved change of fl condition interrupt enable ch n change of lol condition interrupt enable ch n change of los condition interrupt enable ch n change of dmo condition interrupt enable ch n r/w r/w r/w r/w b it n umber n ame t ype d escription 7 - 4 reserved r/o 3 change of fl condition interrupt enable - ch n r/w change of fl (fifo limit alarm) condition interrupt enable - ch n: this read/write bit-field is used to enable or disable the change of fifo limit alarm condition inte rrupt. if the user enables this interrupt, the xrt75r12 will generate an interrupt if any of the following events occur. ? whenever the jitter att enuator (within channel n) declares the fl (fifo limit alarm) condition. ? whenever the jitter attenuator (wit hin channel n) clears the fl (fifo limit alarm) condition. 0 - disables the change in fl condition interrupt. 1 - enables the change in fl condition interrupt. 2 change of lol condition interrupt enable r/w change of receive lol (loss of lock) condition interrupt enable - channel n: this read/write bit-field is used to enable or disable the change of receive lol condition interrupt. if th e user enables this interrupt, then the xrt75r12 will generate an interrupt any time any of the following events occur. ? whenever the receive section (withi n channel n) declares the loss of lock condition. ? whenever the receive section (within channel n) clears the loss of lock condition. 0 - disables the change in rece ive lol condition interrupt. 1 - enables the change in receive lol condition interrupt.
xrt75r12 67 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 1 change of los condition interrupt enable r/w change of the receive los (loss of signal) defect condition interrupt enable - ch 0: this read/write bit-field is used to enable or disable the change of the receive los defect condition interrupt. if the user enables this interrupt, then the xrt75r12 will generate an interrupt any time any of the following events occur. ? whenever the receive section (wit hin channel n) declares the los defect condition. ? whenever the receive section (within channel n) clears the los defect condition. 0 - disables the change in the los defect condition interrupt. 1 - enables the change in the los defect condition interrupt. 0 change of dmo condition interrupt enable r/w change of transmit dmo (drive monitor output) condition interrupt enable - ch n: this read/write bit-field is used to enable or disable the change of transmit dmo condition interrupt. if the user enables this interrupt, then the xrt75r12 will generate an interrupt any time any of the following events occur. ? whenever the transmit section toggle s the dmo output pin (or bit-field) to "1". ? whenever the transmit section toggle s the dmo output pin (or bit-field) to "0". 0 - disables the change in the dmo condition interrupt. 1 - enables the change in the dmo condition interrupt. t able 31: xrt75r12 r egister map showing i nterrupt s tatus r egisters (isr_n) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved change of fl condition interrupt status ch_n change of lol condition interrupt status ch_n change of los condition nterrupt status ch_n change of dmo condition interrupt status ch_n rur rur rur rur b it n umber n ame t ype d escription
xrt75r12 68 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 32: s ource l evel i nterrupt s tatus r egister - c hannel n a ddress l ocation = 0 xm 2 ( n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription 7 - 4 reserved 3 change of fl con - dition interrupt sta - tus rur change of fl (fifo limit alarm) condition interrupt status - ch n: this reset-upon-read bit-field indicates whether or not the change of fl condition interrupt (for channel n) ha s occurred since the last read of this register. 0 - indicates that the change of fl condition interrupt has not occurred since the last read of this register. 1 - indicates that the change of fl condition interrupt has occurred since the last read of this register. n ote : the user can determine the current state of the fifo alarm condition by reading out the contents of bit 3 (fl alarm declared) within the alarm status register.(n) 2 change of lol con - dition interrupt sta - tus rur change of receive lol (loss of lock) condition interrupt status - ch n: this reset-upon-read bit-field indicates whether or not the change of receive lol condition interrupt (for channel n) has occurred since the last read of this register. 0 - indicates that the change of rece ive lol condition interrupt has not occurred since the last read of this register. 1 - indicates that the change of re ceive lol condition interrupt has occurred since the last read of this register. n ote : the user can determine the current state of the rece ive lol defect condition by reading out the contents of bit 2 (receive lol defect declared) within the alarm status register.(n) 1 change of los condition interrupt status rur change of receive los (loss of signal) defect condition interrupt status: ch_n this reset-upon-read bit-field indica tes whether or not the change of the receive los defect condition interrupt (for channel n) has occurred since the last read of this register. 0 - indicates that the change of the re ceive los defect condition interrupt has not occurred since the la st read of this register. 1 - indicates that the change of the re ceive los defect condition interrupt has occurred since the last read of this register. n ote : the user can determine the current state of the receive los defect condition by reading out the contents of bit 1 (receive los defect declared) within the alarm status register.(n) 0 change of dmo condition interrupt status rur change of transmit dmo (drive monitor output) condition interrupt status - ch n: this reset-upon-read bit-field indica tes whether or not the change of the transmit dmo condition interrupt (for channel n) has occurred since the last read of this register. 0 - indicates that the c hange of the transmit dmo condition interrupt has not occurred since the last read of this register. 1 - indicates that the c hange of the transmit dmo condition interrupt has occurred since the last read of this register. n ote : the user can determine the curr ent state of the transmit dmo condition by reading out the contents of bit 0 (transmit dmo condition) within the alarm status register.(n)
xrt75r12 69 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 33: xrt75r12 r egister map showing a larm s tatus r egisters (as_n) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved loss of prbs pattern sync digital los defect declared analog los defect declared fl (fifo limit) alarm declared receive lol defect declared receive los defect declared transmit dmo condition r/o r/o r/o r/o r/o r/o r/o t able 34: a larm s tatus r egister - c hannel n a ddress l ocation = 0 xm 3 ( n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription 7 reserved 6 loss of prbs pat - tern lock r/o loss of prbs pattern lock indicator: this read-only bit-field indicates whether or not the prbs receiver (within the receive section of channel n) is declaring prbs lock within the incoming prbs pattern. if the prbs receiver detects a very la rge number of bit-errors within its incoming data-stream, then it will declare the loss of prbs lock condition. conversely, if the prbs receiver were to detect its pre-determined prbs pattern with the incoming ds3, e3 or st s-1 data-stream, (with little or no bit errors) then the prbs receiver will clear the loss of prbs lock condition. 0 - indicates that the prbs receiver is currently declaring the prbs lock condition within the incoming ds 3, e3 or sts-1 data-stream. 1 - indicates that the prbs receiver is currently declaring the loss of prbs lock condition within the incoming ds3, e3 or sts-1 data-stream. n ote : this register bit is only valid if all of the following are true. a. the prbs generator block (within the transmit section of the chip is enabled). b. the prbs receiver is enabled. c. the prbs pattern (that is generated by the prbs generator) is somehow looped back into the receive path (via the line-side) and in-turn routed to the receiv e input of the prbs receiver.
xrt75r12 70 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 5 digital los defect declared r/o digital los defect declared: this read-only bit-field indicates whet her or not the digital los (loss of signal) detector is declaring the los defect condition. for ds3 and sts-1 applications, the dig ital los detector will declare the los defect condition whenever it dete cts an absence of pulses (within the incoming ds3 or sts-1 data-stream) for 160 consecutive bit-periods. further, (again for ds3 and sts-1 app lications) the digital los detector will clear the los defect condition whenever it determines that the pulse density (within the incoming ds3 or sts-1 signal) is at least 33%. 0 - indicates that the digital los detector is not declaring the los defect condition. 1 - indicates that the digital los detector is currently declaring the los defect condition. n otes : 1. los detection (within each ch annel of the xrt75r12) is performed by both an analog los detector and a digital los detector. the los state of a given channel is simply a wired- or of the los defect declare states of these two detectors. 2. the current los defect cond ition (for the channel) can be determined by reading out the contents of bit 1 (receive los defect declared) within this register. 4 analog los defect declared r/o analog los defect declared: this read-only bit-field indicates whether or not the analog los (loss of signal) detector is declaring the los defect condition. for ds3 and sts-1 applications, the a nalog los detector will declare the los defect condition whenever it de termines that the amplitude of the pulses (within the incoming ds3/sts-1 line signal) drops below a certain analog los defect declaration threshold level. conversely, (again for ds3 and sts-1 applications) the analog los detec - tor will clear the los defect conditi on whenever it determines that the amplitude of the pulses (within t he incoming ds3/sts-1 line signal) has risen above a certain analog los defect clearance threshold level. it should be noted that, in order to prevent "chattering" within the analog los detector output, ther e is some built-in hyster esis between the analog los defect declaration and the analog los defect clearance threshold levels. 0 - indicates that the analog los dete ctor is not declaring the los defect condition. 1 - indicates that the analog los de tector is currently declaring the los defect condition. n otes : 1. los detection (within each ch annel of the xrt75r12) is performed by both an analog los detector and a digital los detector. the los state of a given channel is simply a wired- or of the los defect declare states of these two detectors. 2. the current los defect cond ition (for the channel) can be determined by reading out the contents of bit 1 (receive los defect declared) within this register. t able 34: a larm s tatus r egister - c hannel n a ddress l ocation = 0 xm 3 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 71 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 3 fl alarm declared r/o fl (fifo limit) alarm declared: this read-only bit-field indicates whether or not the jitter attenuator block (within channel_n) is currently declaring the fifo limit alarm. the jitter attenuator block will declare the fifo limit alarm anytime the jit - ter attenuator fifo comes within two bi t-periods of either overflowing or under-running. conversely, the jitter attenuator block will clear the fifo limit alarm any - time the jitter attenuator fifo is no longer within two bit-periods of either overflowing or under-running. typically, this alarm will only be declared whenever there is a very serious problem with timing or jitter in the system. 0 - indicates that the jitter attenuat or block (within channel_n) is not cur - rently declaring the fifo limit alarm condition. 1 - indicates that the jitter attenuator block (within channel_n) is currently declaring the fifo limit alarm condition. n ote : this bit-field is only active if the jitter attenuator (within channel_n) has been enabled. 2 receive lol condi - tion declared r/o receive lol (loss of lock) condition declared: this read-only bit-field indicates whether or not the receive section (within channel_n) is currently declari ng the lol (loss of lock) condition. the receive section (of channel_n) will declare the lol condition, if the frequency of the recovered clock signal differs from that of the reference clock programmed for that channel (fro m the appropriate oscillator or the sfm clock synthesizer if in that mode) by 0.5% (or 5000ppm) or more . 0 - indicates that the receive section of channel_n is not currently declar - ing the lol condition. 1 - indicates that the receive section of channel_n is currently declaring the lol condition and the recovered clock differs by more than 0.5%.. t able 34: a larm s tatus r egister - c hannel n a ddress l ocation = 0 xm 3 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 72 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 1 receive los defect condition declared r/o receive los (loss of signal) defect condition declared: this read-only bit-field indicates whether or not the receive section (within channel_n) is currently dec laring the los defect condition. the receive section (of channel_n) will dec lare the los defect condition, if any one of the following conditions is met. ? if the digital los detector declares the los defect condi tion (for ds3 or sts-1 applications) ? if the analog los detector declares the los defect condition (for ds3 or sts-1 applications) ? if the itu-t g.775 los detector declar es the los defect condition (for e3 applications). 0 - indicates that the receive section of channel_n is not currently declar - ing the los defect condition. 1 - indicates that the receive section of channel_n is currently declaring the los defect condition. 0 transmit dmo con - dition declared r/o transmit dmo (drive monitor output) condit ion declared: this read-only bit-field indicates whether or not the transmit section of channel_n is currently decla ring the dmo alarm condition. as configured, the transmit section will either internally (via the ttip_n and tring_n ) or externally (via the mtip_n and mring_n) check the transmit output ds3/e3/sts-1 line signal for bipolar pulses. if the trans - mit section were to detect no bipolar for 128 consecutive bit-periods, then it will declare the transmit dmo alarm condition. this particular alarm can be used to check for fault conditions on the transmit output line signal path. the transmit section will clear the transmit dmo alarm condition upon detecting bipolar activity on the transmit output line signal. 0 - indicates that the transmit sect ion of channel_n is not currently declaring the transmit dmo alarm condition. 1 - indicates that the transmit section of channel_n is currently declaring the transmit dmo alarm condition. t able 34: a larm s tatus r egister - c hannel n a ddress l ocation = 0 xm 3 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 73 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 35: xrt75r12 r egister map showing t ransmit c ontrol r egisters (tc_n) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved internal transmit drive monitor insert prbs error reserved taos txclkinv txlev r/w r/w r/w r/w r/w t able 36: t ransmit c ontrol r egister - c hannel n a ddress l ocation = 0 xm 4 ( n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription 7 - 6 reserved 5 internal transmit drive monitor enable r/w internal transmit drive monitor enable - channel_n: this read/write bit-field is used to configure the transmit section of channel_n to either internally or externally monitor the ttip_n and tring_n output pins for bipolar pulses, in order to determine whether to declare the transmit dmo alarm condition. if the user configures the transmit section to externally monitor the ttip_n and tring_n output pins (for bipolar pulses) then the user must connect the mtip_n and mring_n input pins to their corresponding ttip_n and tring_n output pins (via a 270 ohm series resistor). if the user configures the transmit section to internally monitor the ttip_n and tring_n output pins (for bipolar pulses), the user does not need to conect the mtip_n and mring_n input pins. this monitoring will be per - formed internally at the ttip_n and tring_n pads. 0 - configures the transmit drive monitor to externally monitor the ttip_n and tring_n output pins for bipolar pulses. 1 - configures the transmit drive monitor to internally monitor the ttip_n and tring_n output pins for bipolar pulses. 4 insert prbs error r/w insert prbs error - channel_n: a "0 to 1" transition within this bi t-field causes the prbs generator (within the transmit section of channel_n) to generate a single bit error within the outbound prbs pattern-stream. n otes : 1. this bit-field is only active if the prbs generator and receiver have been enabled within the corresponding channel. 2. after writing the "1" into this regi ster, the user must execute a write operation to clear this particular register bit to "0" in order to facilitate the next "0 to 1" transition in this bit-field. 3 reserved
xrt75r12 74 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 2 taos r/w transmit all ones pattern - channel_n: this read/write bit-field is used to command the transmit section of channel_n to generate and transmit an unframed, all ones pattern via the ds3, e3 or sts-1 line signal (to the remote terminal equipment). whenever the user implements this c onfiguration setting, the transmit sec - tion will ignore the data that it is a ccepting from the system-side equipment and output the "all ones" pattern. 0 - configures the transmit section to tr ansmit the data that it accepts from the system-side interface. 1 - configures the transmit section to generate and transmit the unframed, all ones pattern. 1 txclkinv r/w transmit clock invert select - channel_n: this read/write bit-field is used to select the edge of the txclk_n input that the transmit section of channel_n will use to sample the txpos_n and txneg_n input pins, as described below. 0 - configures the transmit section (w ithin the corresponding channel) to sample the txpos_n and txneg_n i nput pins upon the falling edge of txclk_n. 1 - configures the transmit section (w ithin the corresponding channel) to sample the txpos_n and txneg_n i nput pins upon the rising edge of txclk_n. n ote : this is done on a per-channel basis. 0 txlev r/w transmit line build-out select - channel_n: this read/write bit-field is used to enable or disable the transmit line build-out (e.g., pulse-shaping) circui t within the corresponding channel. the user should set this bit-field to either "0" or to "1" based upon the follow - ing guidelines. 0 - if the cable length between the transmit output (of the corresponding channel) and the dsx-3/stsx-1 location is 225 feet or less. 1 - if the cable length between the transmit output (of the corresponding channel) and the dsx-3/stsx-1 location is more than 225 feet . the user must follow these guidelines in order to insure that the transmit section (of channel_n) will always gener ate a ds3 pulse that complies with the isolated pulse template requirements per bellcore gr-499-core, or an sts-1 pulse that compli es with the pulse template requirements per tel - cordia gr-253-core. n ote : this bit-field is ignored if the c hannel has been configured to operate in the e3 mode. t able 36: t ransmit c ontrol r egister - c hannel n a ddress l ocation = 0 xm 4 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 75 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 37: xrt75r12 r egister map showing r eceive c ontrol r egisters (rc_n) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved disable dlos detector disable alos detector rxclkinv losmut enable receive monitor mode enable receive equalizer enable r/w r/w r/w r/w r/w r/w t able 38: r eceive c ontrol r egister - c hannel n a ddress l ocation = 0 xm 5 ( n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription 7 - 6 reserved 5 disable dlos detector r/w disable digital los detector - channel_n: this read/write bit-field is used to enable or disable the digital los (loss of signal) detector within channel_n, as described below. 0 - enables the digital los detector within channel_n. 1 - disables the digital los detector within channel_n. n ote : this bit-field is only active if channel_n has been configured to operate in the ds3 or sts-1 modes. 4 disable alos detector r/w disable analog los detector - channel_n: this read/write bit-field is used to either enable or disable the analog los (loss of signal) detector withi n channel_n, as described below. 0 - enables the analog los detector within channel_n. 1 - disables the analog los detector within channel_n. n ote : this bit-field is only active if channel_n has been configured to operate in the ds3 or sts-1 modes. 3 rxclkinv r/w receive clock invert select - channel_n: this read/write bit-field is used to select the edge of the rxclk_n out - put that the receive section of channel_n will use to output the recovered data via the rxpos_n and rxneg_n output pins, as described below. 0 - configures the receive section (within the corresponding channel) to output the recovered data via the rx pos_n and rxneg_n output pins upon the rising edge of rclk_n. 1 - configures the receive section (within the corresponding channel) to output the recovered data via the rx pos_n and rxneg_n output pins upon the falling edge of rclk_n.
xrt75r12 76 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 2 losmut enable r/w muting upon los enable - channel_n: this read/write bit-field is used to configure the receive section (within channel_n) to automatically pull their corresponding recovered data out - put pins (e.g., rxpos_n and rxneg_n) to gnd for the duration that the receive section declares the los defect condition. in other words, this fea - ture (if enabled) will cause the receiv e channel to automatically mute the recovered data anytime the receive se ction declares t he los defect con - dition. 0 - disables the muting upon los feature. in this setting the receive sec - tion will not automatically mute the recovered data whenever it is declar - ing the los defect condition. 1 - enables the muting upon los feature. in this setting the receive sec - tion will automatically mute the recovered data whenever it is declaring the los defect condition. 1 receive monitor mode enable r/w receive monitor mode enable - channel_n: this read/write bit-field is used to configure the receive section of channel_n to operate in the receive monitor mode. if the user configures the receive sect ion to operate in the receive monitor mode, then it will be able to receive a nominal dsx-3/stsx-1 signal that has been attenuated by 20db of flat loss along with 6db of cable loss, in an error-free manner. however, internal los circuitry is suppressed and los will never assert nor los be declared when operating under this mode. 0 - configures the corresponding channel to operate in the normal mode. 1 - configure the corresponding channel to operate in the receive monitor mode. 0 receive equalizer enable r/w receive equalizer enable - channel_n: this read/write register bit is used to enable or disable the receive equalizer block within the receive section of channel_n, as listed below. 0 - disables the receive equalizer within the corresponding channel. 1 - enables the receive equalizer within the corresponding channel. n ote : for virtually all applications, we recommend that the user set this bit- field to "1" (for all channels) and enable the receive equalizer. t able 38: r eceive c ontrol r egister - c hannel n a ddress l ocation = 0 xm 5 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 77 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 t able 39: xrt75r12 r egister map showing c hannel c ontrol r egisters (cc_n) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved prbs enable ch_n rlb_n llb_n e3_n sts-1/ ds3 _n sr/ dr _n r/w r/w r/w r/w r/w r/w t able 40: c hannel c ontrol r egister - c hannel n a ddress l ocation = 0 xm 6 ( n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription 7 - 6 reserved 5 prbs enable r/w prbs generator and receiver enable - channel_n: this read/write bit-field is used to enable or disable the prbs generator and receiver within a given channel of the xrt75r12. if the user enables the prbs generator and receiver, then the following will happen. 1. the prbs generator (which resides within the transmit section of the channel) will begin to generate an unframed, 2^15-1 prbs pattern (for ds3 and sts-1 appl ications) and an unframed, 2^23-1 prbs pattern (for e3 applications). 2. the prbs receiver (which resides within the receive section of the channel) will now be enabled and will begin to search the incoming data for the above-mentioned prbs patterns. 0 - disables both the prbs generator and prbs receiver within the corre - sponding channel. 1 - enables both the prbs generator and prbs receiver within the corre - sponding channel. n otes : 1. to check and monitor prbs bit errors, dr (dual rail) mode will be over-ridden and single rail mode forced for the duration of this mode. this will configure the rneg/ lcv_n output pin to function as a prbs error indicator. all errors will be flagged on this pin. the errors will also be accumulated in the 16 bit error counter for the channel. 2. if the user enables the prbs generator and prbs receiver, the channel will ignore the data that is being accepted from the system-side equipment (via th e txpos_n and txneg_n input pins) and will overwrite this out bound data with the prbs pattern. 3. the system must provide an accura te and stable data-rate clock to the txclk_n pin during this operation.
xrt75r12 78 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 4 rlb_n r/w loop-back select - rlb bit - channel_n: this read/write bit-field along with the corresponding llb_n bit-field is used to configure a given channel into various loop-back modes ass shown by the following table. 3 llb_n r/w loop-back select - llb bit-field - channel_n: see the table (above) for rlb_n. 2 e3_n r/w e3 mode select - channel_n: this read/write bit-field, along with bit 1 (sts-1/ ds3 _n) within this reg - ister, is used to configure a given channel into either the ds3, e3 or sts-1 modes. 0 - configures channel_n to operate in either the ds3 or sts-1 modes, depending upon the state of bit 1 (sts-1/ ds3 _n) within this same register. 1- configures channel_n to operate in the e3 mode. t able 40: c hannel c ontrol r egister - c hannel n a ddress l ocation = 0 xm 6 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription loop-back mode digital local loop-back mode analog local loop-back mode remote loop-back mode normal (no loop-back) mode rlb_n 1 0 1 0 llb_n 1 1 0 0
xrt75r12 79 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 1 sts-1/ ds3 _n r/w sts-1/ds3 mode select - channel_n: this read/write bit-field, along with bit 2 (e3_n) is used to configure a given channel into either the ds3, e3 or sts-1 modes. this bit-field is ignored if bit 2 (e3_n) has been set to "1". if bit 2 (e3_n) is a 0: 0 - configures channel_n to operate in the ds3 mode. 1 - configures channel_n to operate in the sts-1 mode . 0 sr/ dr _n r/w single-rail/dual-rail select - channel_n: this read/write bit-field is used to configure channel_n to operate in either the single-rail or dual-rail mode. if the user configures the channel to operate in the single-rail mode, the following will happen. ? the b3zs/hdb3 encoder and decoder blocks (within channel_n) will be enabled. ? the transmit section of channel_n will accept all of the outbound data (from the system-side equipment) via the txpos_n input pin. ? the receive section of each channel will output all of the recovered data (to the system-side equipment) via the rxpos_n output pin. ? the corresponding rneg/lcv_n output pin will now function as the lcv (line code violation or excessive zero event) indicator output pin for channel_n. if the user configures channel_n to operate in the dual-rail mode, the fol - lowing will happen. ? the b3zs/hdb3 encoder and decode r blocks of chann el_n will be disabled. ? the transmit section of channel_n will be configured to accept positive- polarity data via the txpos_n input pin and negative-polarity data via the txneg_n input pin. ? the receive section of channel_n will pulse the rxpos_n output pin "high" (for one period of rclk_n) for each time a positive-polarity pulse is received via the rtip_n/rring_n inpu t pins. likewise, the receive section of each channel will pulse the rxneg_n output pin "high" (for one period of rxclk_n) for each time a negative-polarity pulse is received via the rtip_n/rring_n input pins. 0 - configures channel_n to operate in the dual-rail mode. 1 - configures channel_n to operate in the single-rail mode. t able 40: c hannel c ontrol r egister - c hannel n a ddress l ocation = 0 xm 6 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 80 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 41: xrt75r12 r egister map showing j itter a ttenuator c ontrol r egisters (ja_n) b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 reserved ja reset ch_n ja1 ch_n ja in tx path ch_n ja0 ch_n r/w r/w r/w r/w t able 42: j itter a ttenuator c ontrol r egister - c hannel n a ddress l ocation = 0 xm 7 ( n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription 7 - 4 reserved 3 ja reset ch_n r/w jitter attenuator reset - channel_n: writing a "0 to 1" transition within this bit-field will configure the jitter attenuator (within channel_n) to exec ute a reset operation. whenever the user executes a r eset operation, th en following will occur. ? the read and write pointers (within the jitter attenuator fifo) will be reset to their default values. ? the contents of the jitter at tenuator fifo will be flushed. n ote : the user must follow up any "0 to 1" transition with the appropriate write operate to set this bit-field back to "0", in order to resume normal operation with the jitter attenuator. 2 ja1 ch_n r/w jitter attenuator configur ation select input - bit 1: this read/write bit-field, along wit h bit 0 (ja0 ch_n) is used to do any of the following. ? to enable or disable the jitter attenuator corresponding to channel_n. ? to select the fifo depth for the jitter attenuator within channel_n. the relationship between the settings of these two bit-fields and the enable/disable states, and fifo depths is presented below. ja0 ja1 jitter attenuator mode 1 1 disabled 1 0 disabled 0 1 fifo depth = 32 bits 0 0 fifo depth = 16 bits
xrt75r12 81 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 1 ja in tx path ch_n r/w jitter attenuator in transmit/receive path select bit: this input pin is used to config ure the jitter attenuator (within channel_n) to operate in either the transmit or receive path, as described below. 0 - configures the jitter attenuator (within channel_n) to operate in the receive path. 1 - configures the jitter attenuator (within channel_n) to operate in the transmit path. 0 ja0 ch_n r/w jitter attenuator configur ation select input - bit 0: see the description for bit 2 (ja1 ch_n). t able 43: xrt75r12 r egister map showing e rror c ounter msb yte r egisters (em_ n ) a ddress l ocation 0123456789abcdef 0x0- apst ier0 isr0 as0 tc0 rc0 cc0 ja0 apsr em0 el0 eh0 0 x 1- ier1 isr1 as1 tc1 rc1 cc1 ja1 em1 el1 eh1 0x2- ier2 isr2 as2 tc2 rc2 cc2 ja2 em2 el2 eh2 0x3- ier3 isr3 as3 tc3 rc3 cc3 ja3 em3 el3 eh3 0x4- ier4 isr4 as4 tc4 rc4 cc4 ja4 em4 el4 eh4 0x5- ier5 isr5 as5 tc5 rc5 cc5 ja5 em5 el5 eh5 0x6- cie cis pn vn 0x7- 0x8- apst ier6 isr6 as6 tc6 rc6 cc6 ja6 apsr em6 el6 eh6 0 x 9- ier7 isr7 as7 tc7 rc7 cc7 ja7 em7 el7 eh7 0xa- ier8 isr8 as8 tc8 rc8 cc8 ja8 em8 el8 eh8 0xb- ier9 isr9 as9 tc9 rc9 cc9 ja9 em9 el9 eh9 0xc- ier10 isr10 as10 tc10 rc10 cc10 ja10 em10 el10 eh10 0xd- ier11 isr11 as11 tc11 rc11 cc11 ja11 em11 el11 eh11 0xe- cie cis 0xf- t able 44: e rror c ounter msb yte r egister - c hannel n a ddress l ocation = 0 xm a b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 msb 9th bit r/w r/w r/w r/w r/w r/w r/w r/w t able 42: j itter a ttenuator c ontrol r egister - c hannel n a ddress l ocation = 0 xm 7 (n = [0:11] & m = 0-5 & 8-d) b it n umber n ame t ype d escription
xrt75r12 82 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator t able 45: xrt75r12 r egister map showing e rror c ounter lsb yte r egisters (el_ n ) a ddress l ocation 0123456789abcdef 0x0- apst ier0 isr0 as0 tc0 rc0 cc0 ja0 apsr em0 el0 eh0 0 x 1- ier1 isr1 as1 tc1 rc1 cc1 ja1 em1 el1 eh1 0x2- ier2 isr2 as2 tc2 rc2 cc2 ja2 em2 el2 eh2 0x3- ier3 isr3 as3 tc3 rc3 cc3 ja3 em3 el3 eh3 0x4- ier4 isr4 as4 tc4 rc4 cc4 ja4 em4 el4 eh4 0x5- ier5 isr5 as5 tc5 rc5 cc5 ja5 em5 el5 eh5 0x6- cie cis pn vn 0x7- 0x8- apst ier6 isr6 as6 tc6 rc6 cc6 ja6 apsr em6 el6 eh6 0 x 9- ier7 isr7 as7 tc7 rc7 cc7 ja7 em7 el7 eh7 0xa- ier8 isr8 as8 tc8 rc8 cc8 ja8 em8 el8 eh8 0xb- ier9 isr9 as9 tc9 rc9 cc9 ja9 em9 el9 eh9 0xc- ier10 isr10 as10 tc10 rc10 cc10 ja10 em10 el10 eh10 0xd- ier11 isr11 as11 tc11 rc11 cc11 ja11 em11 el11 eh11 0xe- cie cis 0xf- t able 46: e rror c ounter lsb yte r egister - c hannel n a ddress l ocation = 0 xm b b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 8th bit ls bit r/w r/w r/w r/w r/w r/w r/w r/w
xrt75r12 83 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 each channel contains a ded icated 16 bit prbs error counter. when enabled this coun ter will accumulate prbs errors (as well as excess zeros and lcvs). the ls byte will "carry" a one over to the ms byte each time it rolls over from 255 to zero until the ms byte also reaches 255. when both counters reach 255, no further errors will be accu mulated and "all ones" will si gnify an overflow condition. the counter can be read while in the active count mode. either register may be read "on the fly" and the other byte will be simultaneously tr ansferred into the channel?s error holding register. the holding register may then be read to supply the host with a correct 16 bit count (as of the instant of reading). with this mechanism, the host could rapidly cycle thru reading all twelve counters in order (storing the read byte in scratch ram) and then come back and read the second byte from each holding register to form the 16 bit accumulation in the host system. t able 47: xrt75r12 r egister map showing e rror c ounter h olding r egisters (eh_ n ) a ddress l ocation 0123456789abcdef 0x0- apst ier0 isr0 as0 tc0 rc0 cc0 ja0 apsr em0 el0 eh0 0 x 1- ier1 isr1 as1 tc1 rc1 cc1 ja1 em1 el1 eh1 0x2- ier2 isr2 as2 tc2 rc2 cc2 ja2 em2 el2 eh2 0x3- ier3 isr3 as3 tc3 rc3 cc3 ja3 em3 el3 eh3 0x4- ier4 isr4 as4 tc4 rc4 cc4 ja4 em4 el4 eh4 0x5- ier5 isr5 as5 tc5 rc5 cc5 ja5 em5 el5 eh5 0x6- cie cis pn vn 0x7- 0x8- apst ier6 isr6 as6 tc6 rc6 cc6 ja6 apsr em6 el6 eh6 0 x 9- ier7 isr7 as7 tc7 rc7 cc7 ja7 em7 el7 eh7 0xa- ier8 isr8 as8 tc8 rc8 cc8 ja8 em8 el8 eh8 0xb- ier9 isr9 as9 tc9 rc9 cc9 ja9 em9 el9 eh9 0xc- ier10 isr10 as10 tc10 rc10 cc10 ja10 em10 el10 eh10 0xd- ier11 isr11 as11 tc11 rc11 cc11 ja11 em11 el11 eh11 0xe- cie cis 0xf- t able 48: e rror c ounter h olding r egister - c hannel n a ddress l ocation = 0 xm c b it 7 b it 6 b it 5 b it 4 b it 3 b it 2 b it 1 b it 0 msb ls bit r/w r/w r/w r/w r/w r/w r/w r/w
xrt75r12 84 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator 8.0 electrical characteristics n otes : 1. exposure to or operating near the min or max values fo r extended period may cause permanent failure and impair reliability of the device. 2. esd testing method is per mil-std-883d,m-3015.7 3. linear air flow of 200 ft/min recommended for industrial applications. theta ja = 9.4 c/w with 0 lft/min, theta ja = 7.1 c/w with 400lft/min. t able 49: a bsolute m aximum r atings symbol p arameter min max units comments v dd supply voltage -0.5 6.0 v note 1 v in input voltage at any pin -0.5 5.5 v note 1 i in input current at any pin 100 ma note 1 s temp storage temperature -65 150 0 c note 1 a temp ambient operating temperature -40 85 0 c linear airflow 0 ft./min theta ja thermal resistance 7.5 0 c/w linear air flow 200ft/min (see note 3 below) m levl exposure to moisture 5 level eia/jedec jesd22-a112-a esd esd rating 2000 v note 2 t able 50: dc e lectrical c haracteristics : symbol p arameter min . typ . max . units dv dd digital supply voltage 3.135 3.3 3.465 v av dd analog supply voltage 3.135 3.3 3.465 v i cc_ds3 ds3 current consumption using prbs 2 23 -1 pattern 3 1016 1117 ma i cc_ds3ja ds3 current consumption using prbs 2 23 -1 pattern 4 1172 1290 ma i cc_e3 e3 current consumption using prbs 2 23 -1 pattern 3 1040 1140 ma i cc_e3ja e3 current consumption using prbs 2 23 -1 pattern 4 1180 1300 ma i cc_sts1 sts1 current consumption using prbs 2 23 -1 pattern 3 1100 1210 ma i cc_sts1ja sts1 current consumption using prbs 2 23 -1 pattern 4 1300 1430 ma p cc_ds3 ds3 power consumption 5 3.35 3.87 w p cc_ds3ja ds3 power consumption with ji tter attenuator enabled 5 3.87 4.47 w p cc_e3 e3 power consumption 5 3.43 3.95 w p cc_e3ja e3 power consumption with jitter attenuator enabled 5 3.89 4.50 w p cc_sts1 sts1 power consumption 5 3.63 4.19 w
xrt75r12 85 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator rev. 1.0.3 n otes : 1. not applicable for pins with pull-up or pull-down resistors. 2. the digital inputs are ttl 5v compliant. 3. with jitter attenuator disabled. 4. with jitter attenuator enabled. 5. these values are not a measure of power dissipation. these val ues represent the total power consumption. i.e. p cc consumption = p dd dissipation + p ld delivered to load p cc_sts1ja sts1 power consumption with jitter attenuator enabled 5 4.29 4.95 w v il input low voltage 2 0.8 v v ih input high voltage 2 2.0 5.5 v v ol output low voltage, i out = - 4ma 0.4 v v oh output high voltage, i out = 4 ma 2.4 v i l input leakage current 1 10 a c i input capacitance 10 pf c l load capacitance 10 pf t able 50: dc e lectrical c haracteristics : symbol p arameter min . typ . max . units
xrt75r12 86 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator ordering information p art n umber p ackage o perating t emperature r ange xrt75r12ib 420 tbga -40 c to +85 c f igure 37. p ackage d imensions e 420 tape ball grid array (35 mm x 35 mm, tbga) rev. 1.00 (a1 corner feature is mfger option) d d1 d d1 1 3 5 7 9 11 13 15 17 19 21 23 25 16 26 20 24 22 18 6 14 12 10 8 4 2 a c e g j l n r u w aa ac ae p af y ad ab v t b h m k f d e a1 feature/mark symbol min max min max a 0.051 0.067 1.30 1.70 a1 0.020 0.028 0.50 0.70 a2 0.031 0.039 0.80 1.00 d 1.370 1.386 34.80 35.20 d1 1.250 bsc 31.75 bsc b 0.024 0.035 0.60 0.90 e 0.0500 bsc 1.27 bsc p 0.006 0.012 0.15 0.30 inches millimeters
87 notice exar corporation reserves the right to make changes to the products contained in this publicat ion in order to improve design, performanc e or reliability. exar corp oration assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent in fringement. charts and sc hedules contained here in are only for illustration purposes and may vary depending upon a user?s specific application. while the inform ation in this publication has been carefully ch ecked; no responsibility, however , is assumed for inaccuracies. exar corporation does not re commend the use of any of its products in life suppo rt applications where the failure or malfunction of the product can reasonably be ex pected to cause failure of the life support system or to significantly affect its safety or effectiveness. products ar e not authorized for use in such applications unless exar corporation receives , in writing, assuranc es to its satisfaction that: (a) th e risk of injury or damage has been minimized; (b) the user assume s all such risks; (c) potential liabilit y of exar corporation is adequately protected under the circumstances. copyright 2007 exar corporation datasheet june 2007. reproduction, in part or whole, without the prior written consent of exar co rporation is prohibited. xrt75r12 rev. 1.0.3 twelve channel e3/ds3/sts-1 line in terface unit with jitter attenuator revisions r evision d ate c omments p1.0.0 08/19/03 original p1.0.1 09/19/03 changed mtip/mring circuit in the transmit drive monitor diagram. p1.0.2 10/30/03 added pull-up resistor information for rdy and int . 1.0.0 05/10/05 added current and power dissaption numbers in electrical. corrected d1 dimensions in the package outline drawing figure 37 . removed preliminary designation, release to production. 1.0.1 april 2006 1.added current and power consumption on table 50, ?dc electrical characteristics:,? on page 84 . 2. revised receive monitor enable bit functional description and section 3.3.1 description. 3. updated table 3, ?the alos (analog los) declaration and clearance thresholds for a given setting of reqen (ds3 and sts-1 applications),? on page 23 . 4. minor corrections on transmitter se ction of features summary on page 2. 5. minor typo corrections in sts1clk /12m pin description and in section 1.0 , 3.3 , and 4.5 , table 7 and table 9 . 6. added table 2, ?reference clock performa nce specifications,? on page 19. 1.0.2 12/07/06 corrected package thermal resistance specification. 1.0.3 6/11/07 added registers 0x80 & 0x88, made corrections to register 0x08 (tx to rx channels 5:0). made changes to register 0xm7 bi 2 table .


▲Up To Search▲   

 
Price & Availability of XRT75R1207

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X